Modeling and optimizing of threshold voltage of 32nm NMOS transistor using L18 orthogonal array Taguchi method
This paper describes our investigation of the effect of seven processes' parameters on threshold voltage (VTH) in the fabrication of a 32nm CMOS transistor. The parameters are HALO implantation, S/D Implantation, Compensation implantations, SiO2 thickness, VTH adjustment implantation, polysilic...
Saved in:
Main Authors: | Elgomati, H.A., Majlis, B.Y., Ahmad, I. |
---|---|
Format: | |
Published: |
2017
|
Online Access: | http://dspace.uniten.edu.my:8080/jspui/handle/123456789/5222 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Modeling and optimizing of threshold voltage of 32nm NMOS transistor using L18 orthogonal array Taguchi method
by: Elgomati H.A., et al.
Published: (2023) -
Scaling down of the 32 nm to 22 nm gate length NMOS transistor
by: Afifah Maheran, A.H., et al.
Published: (2017) -
Scaling down of the 32 nm to 22 nm gate length NMOS transistor
by: Afifah Maheran A.H., et al.
Published: (2023) -
Control factors optimization on threshold voltage and leakage current in 22 nm NMOS transistor using Taguchi method
by: Afifah Maheran, A.H., et al.
Published: (2017) -
Control factors optimization on threshold voltage and leakage current in 22 nm NMOS transistor using Taguchi method
by: Afifah Maheran A.H., et al.
Published: (2023)