Threshold voltage optimization in a 22nm High-k/Salicide PMOS device
In this article, we examine the effect of four process parameters and two noise parameters on the threshold voltage (Vth) of a 22nm gate length PMOS device. The gate of the device uses titanium dioxide (TiO2) as the high permittivity material (high-k) layer to replace the traditional silicon dioxide...
Saved in:
Main Authors: | Afifah Maheran, A.H., Menon, P.S., Ahmad, I., Yusoff, Z. |
---|---|
Format: | |
Published: |
2017
|
Online Access: | http://dspace.uniten.edu.my:8080/jspui/handle/123456789/5213 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Threshold voltage optimization in a 22nm High-k/Salicide PMOS device
by: Afifah Maheran A.H., et al.
Published: (2023) -
Threshold voltage and leakage current variability on process parameter in a 22nm PMOS Device
by: Afifah Maheran A.H., et al.
Published: (2023) -
Effect of process parameter variability on the threshold voltage of downscaled 22nm PMOS using taguchi method
by: Maheran, A.H.A., et al.
Published: (2017) -
Effect of process parameter variability on the threshold voltage of downscaled 22nm PMOS using taguchi method
by: Maheran A.H.A., et al.
Published: (2023) -
Statistical process modelling for 32nm high-K/metal gate PMOS device
by: Maheran, A.H.A., et al.
Published: (2017)