Statistical optimization for process parameters to reduce variability of 32 nm PMOS transistor threshold voltage
This paper explains our investigation of the effect on 32 nm PMOS device threshold voltage (VTH) by four process parameters, namely HALO implantation, Source/Drain (S/D) implantation dose, compensation implantations, and silicide annealing time. Taguchi method determines the setting of process param...
Saved in:
Main Authors: | Elgomati H.A., Majlis B.Y., Ahmad I., Salehuddin F., Hamid F.A., Zaharim A., Mohamad T.Z., Apte P.R. |
---|---|
Other Authors: | 36536722700 |
Format: | Article |
Published: |
2023
|
Subjects: | |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Application of Taguchi method in the optimization of process variation for 32nm CMOS technology
by: Elgomati H.A., et al.
Published: (2023) -
Modeling and optimizing of threshold voltage of 32nm NMOS transistor using L18 orthogonal array Taguchi method
by: Elgomati H.A., et al.
Published: (2023) -
Influence of HALO and source/drain implantation on threshold voltage in 45nm PMOS device
by: Salehuddin F., et al.
Published: (2023) -
Influence of Optimization of Process Parameters on Threshold Voltage for Development of HfO2/TiSi2 18 nm PMOS
by: Atan, N., et al.
Published: (2017) -
Modelling of process parameters for 32nm PMOS transistor using Taguchi method
by: Elgomati H.A., et al.
Published: (2023)