Optimizing 35nm NMOS devices V TH and I LEAK by controlling active area and halo implantation dosage
CMOS transistor reaches physical and electrical limitations technology passes through the critical 90 nm gate size. Scaling down linearly to 35nm, the transistor electrical characteristics behave even more unpredictable. This can be seen with leakage current increasing exponentially as the physical...
Saved in:
Main Authors: | Elgomati H.A., Majlis B.Y., Salehuddin F., Ahmad I., Zaharim A., Hamid F.A. |
---|---|
Other Authors: | 36536722700 |
Format: | Conference paper |
Published: |
2023
|
Subjects: | |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Impact of different dose and angle in HALO structure for 45nm NMOS device
by: Salehuddin F., et al.
Published: (2023) -
Application of Taguchi method in the optimization of process variation for 32nm CMOS technology
by: Elgomati H.A., et al.
Published: (2023) -
Modeling and optimizing of threshold voltage of 32nm NMOS transistor using L18 orthogonal array Taguchi method
by: Elgomati H.A., et al.
Published: (2023) -
Statistical optimization for process parameters to reduce variability of 32 nm PMOS transistor threshold voltage
by: Elgomati H.A., et al.
Published: (2023) -
Influence of Optimization of Process Parameters on Threshold Voltage for Development of HfO2/TiSi2 18 nm PMOS
by: Atan, N., et al.
Published: (2017)