Application of Taguchi method in the optimization of process variation for 32nm CMOS technology
In this paper, we investigate the effect of four process parameters namely HALO implantation, compensation implantations, SiO2 thickness and silicide annealing time on threshold voltage (VTH) in complementary metal oxide semiconductor (CMOS) technology. The setting of process parameters were determi...
Saved in:
Main Authors: | Elgomati H.A., Majlis B.Y., Ahmad I., Salehuddin F., Hamid F.A., Zaharim A., Apte P.R. |
---|---|
Other Authors: | 36536722700 |
Format: | Article |
Published: |
2023
|
Subjects: | |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Modeling and optimizing of threshold voltage of 32nm NMOS transistor using L18 orthogonal array Taguchi method
by: Elgomati H.A., et al.
Published: (2023) -
Statistical optimization for process parameters to reduce variability of 32 nm PMOS transistor threshold voltage
by: Elgomati H.A., et al.
Published: (2023) -
Influence of HALO and source/drain implantation on threshold voltage in 45nm PMOS device
by: Salehuddin F., et al.
Published: (2023) -
Influence of Optimization of Process Parameters on Threshold Voltage for Development of HfO2/TiSi2 18 nm PMOS
by: Atan, N., et al.
Published: (2017) -
Impact of different dose and angle in HALO structure for 45nm NMOS device
by: Salehuddin F., et al.
Published: (2023)