Modeling and optimizing of threshold voltage of 32nm NMOS transistor using L18 orthogonal array Taguchi method
This paper describes our investigation of the effect of seven processes' parameters on threshold voltage (VTH) in the fabrication of a 32nm CMOS transistor. The parameters are HALO implantation, S/D Implantation, Compensation implantations, SiO2 thickness, VTH adjustment implantation, polysilic...
Saved in:
Main Authors: | Elgomati H.A., Majlis B.Y., Ahmad I. |
---|---|
Other Authors: | 36536722700 |
Format: | Conference paper |
Published: |
2023
|
Subjects: | |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Application of Taguchi method in the optimization of process variation for 32nm CMOS technology
by: Elgomati H.A., et al.
Published: (2023) -
Statistical optimization for process parameters to reduce variability of 32 nm PMOS transistor threshold voltage
by: Elgomati H.A., et al.
Published: (2023) -
Influence of HALO and source/drain implantation on threshold voltage in 45nm PMOS device
by: Salehuddin F., et al.
Published: (2023) -
Influence of Optimization of Process Parameters on Threshold Voltage for Development of HfO2/TiSi2 18 nm PMOS
by: Atan, N., et al.
Published: (2017) -
Impact of different dose and angle in HALO structure for 45nm NMOS device
by: Salehuddin F., et al.
Published: (2023)