Modelling of process parameters for 32nm PMOS transistor using Taguchi method
As CMOS technology scales down to the nanometer level process variation can produce deviation in device parameters which affect circuit performance. In this paper, we investigate the effect of seven process parameters and two process noise parameters on threshold voltage (Vth) in a 32nm PMOS transis...
Saved in:
Main Authors: | Elgomati H.A., Majlis B.Y., Hamid A.M.A., Susthitha P.M., Ahmad I. |
---|---|
Other Authors: | 36536722700 |
Format: | Conference paper |
Published: |
2023
|
Subjects: | |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Design and optimization of 22nm NMOS transistor
by: Afifah Maheran A.H., et al.
Published: (2023) -
Statistical optimization for process parameters to reduce variability of 32 nm PMOS transistor threshold voltage
by: Elgomati H.A., et al.
Published: (2023) -
Influence of HALO and source/drain implantation on threshold voltage in 45nm PMOS device
by: Salehuddin F., et al.
Published: (2023) -
Modeling and optimizing of threshold voltage of 32nm NMOS transistor using L18 orthogonal array Taguchi method
by: Elgomati H.A., et al.
Published: (2023) -
Optimization of process parameter variability in 45 nm PMOS device using Taguchi method
by: Salehuddin F., et al.
Published: (2023)