A new scan design technique based on pre-synthesis thru functions

VLSI design has moved from bottom-up design approach to top-down design methodology with the aid of advanced Computer-Aided Design (CAD) technology. This paper introduces a new scan design technique as a design-for-test (DFT) method for sequential circuits by exploiting the information of thru funct...

全面介绍

Saved in:
书目详细资料
Main Authors: Chia, Yee Ooi, Fujiwara, Hideo
格式: Book Section
出版: IEEE Computer Society 2006
主题:
在线阅读:http://eprints.utm.my/id/eprint/9313/
http://ieeexplore.ieee.org/document/4030763/?reload=true
标签: 添加标签
没有标签, 成为第一个标记此记录!
实物特征
总结:VLSI design has moved from bottom-up design approach to top-down design methodology with the aid of advanced Computer-Aided Design (CAD) technology. This paper introduces a new scan design technique as a design-for-test (DFT) method for sequential circuits by exploiting the information of thru functions available at high-level description of the circuit. This DFT method reduces the number of flip-flops to be converted into scan flip-flops because some existing thru functions allow the flip-flops to be controllable from primary inputs or observable at primary outputs or both. Moreover, the DFT method can be applied to both structural RT-level circuits and gate-level circuits. The paper also presents a test generation procedure for the augmented sequential circuits using a combinational ATPG tool. The experimental results show the comparison of our DFT method with conventional scan techniques in terms of hardware overhead, test generation time, fault coverage, fault efficiency and test application time.