Coherent effect on LOCOS and STI technique for 0.18 µm CMOS technology using Taurus Workbench
LOCOS (Local Oxidation of Silicon) and STI (Shallow Trench Isolation) are two isolation techniques used in integrated circuit fabrication. Further device scaling using LOCOS technique is no longer practical for technology generations below 0.35 µm. STI technique was thus introduced because of its...
Saved in:
Main Author: | Wan Shafie Wan Sulaiman |
---|---|
Other Authors: | Ruslinda A. Rahim (Advisor) |
Format: | Learning Object |
Language: | English |
Published: |
Universiti Malaysia Perlis
2008
|
Subjects: | |
Online Access: | http://dspace.unimap.edu.my/xmlui/handle/123456789/1955 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Electrical characterization of 0.15µm CMOS Transistor using TSUPREM-4 and MEDICI
by: Low Pooi Lam
Published: (2008) -
Device Characterization of 0.8-µm CMOS Technology
by: Kooh, Roy Jinn Chye
Published: (2000) -
Electrical characterization of 0.13µm CMOS Transistor using TSUPREM-4 and MEDICI
by: Rusnita Rafee
Published: (2008) -
Analysis & design low power multiplier using TSMC 0.18µm CMOS technology
by: Norsaifulrudin Mat Zuki
Published: (2008) -
Design and analysis of low power using Sleepy Stack and Zig-Zag technique
by: Wan Nurul Liyana Wan Zulkefle
Published: (2008)