Design of a 5GHz phase-locked loop
Noise or jitter performance is a major concern in the design of phase-locked loop (PLL). Linearity and speed issues are of relevance when receiving data at gigahertz speed. The main function of a PLL circuit is to generate stable higher frequencies (GHz) output from a lower input frequency signal. P...
Saved in:
Main Authors: | Mohamad Ashari, Zainab, Nordin, Anis Nurashikin, Ibrahimy, Muhammad Ibn |
---|---|
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2011
|
Subjects: | |
Online Access: | http://irep.iium.edu.my/15122/1/06088316.pdf http://irep.iium.edu.my/15122/ http://ieeexplore.ieee.org/xpl/mostRecentIssue.jsp?punumber=6086117 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Design and implementation of a 1GHz CMOS resonator utilizing surface acoustic wave
by: Nordin, Anis Nurashikin, et al.
Published: (2006) -
Design and simulation of a lumped element metal finger capacitor for RF-CMOS power splitters
by: Uddin, Md. Jasim, et al.
Published: (2010) -
Temperature control circuit for surface acoustic wave (SAW) resonators
by: Ashari, Zainab, et al.
Published: (2011) -
Measurements and modeling of temperature compensated surface acoustic wave resonators
by: Mohamad Ashari, Zainab, et al.
Published: (2010) -
Design and simulation of RF-CMOS spiral inductors for ISM band RFID reader circuits
by: Uddin, Md. Jasim, et al.
Published: (2009)