Pipelined architecture for low density parity check encoder
This paper proposes a pipelined architecture for low density parity check encoder by pipelining information bits and sub-matrices of parity check matrix (H) using two bit-wise operations. The two bit-wise operations are multiplication and exclusive-OR. The investigation is done by exploring two meth...
Saved in:
Main Authors: | Anggraeni, Silvia, Hussin, Fawnizu Azmadi, Jeoti , Varun |
---|---|
Format: | Conference or Workshop Item |
Published: |
2012
|
Subjects: | |
Online Access: | http://eprints.utp.edu.my/8826/1/06306129.pdf http://dx.doi.org/10.1109/ICIAS.2012.6306129 http://eprints.utp.edu.my/8826/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
High Throughput Architecture for Low Density Parity Check (LDPC) Encoder
by: Anggraeni, Silvia, et al.
Published: (2013) -
Optimized Encoder Architecture for Structured Low Density Parity Check Codes of Short Length
by: Anggraeni, Silvia, et al.
Published: (2014) -
Hybrid Matrix–Vector Multiplication Encoding for Low−Density Parity−Check Encoder in WiFi and WiMAX
by: ANGGRAENI, SILVIA
Published: (2018) -
High throughput architecture for low density parity check (LDPC) encoder
by: Anggraeni, S., et al.
Published: (2013) -
High throughput architecture for low density parity check (LDPC) encoder
by: Anggraeni, S., et al.
Published: (2013)