Statistical process modelling for 32nm high-K/metal gate PMOS device

The evolution of MOSFET technology has been governed solely by device scaling, delivered an ever-increasing transistor density through Moore's Law. In this paper, the design, fabrication and characterization of 32nm HfO2/TiSi2 PMOS device is presented; replacing the conventional SiO2 dielectric...

全面介紹

Saved in:
書目詳細資料
Main Authors: Maheran, A.H.A., Noor Faizah, Z.A., Menon, P.S., Ahmad, I., Apte, P.R., Kalaivani, T., Salehuddin, F.
格式:
出版: 2017
在線閱讀:http://dspace.uniten.edu.my:8080/jspui/handle/123456789/5212
標簽: 添加標簽
沒有標簽, 成為第一個標記此記錄!
實物特徵
總結:The evolution of MOSFET technology has been governed solely by device scaling, delivered an ever-increasing transistor density through Moore's Law. In this paper, the design, fabrication and characterization of 32nm HfO2/TiSi2 PMOS device is presented; replacing the conventional SiO2 dielectric and Poly-Silicon. The fabrication and simulation of PMOS transistor is performed via Virtual Wafer Fabrication (VWF) Silvaco TCAD Tools namely ATHENA and ATLAS. Taguchi L9 Orthogonal method is then applied to this experiment for optimization of threshold voltage (VTH) and leakage current (IOFF). The simulation result shows that the optimal value of VTH and IOFF which are 0.1030075V and 3.4264075×10-12A/um respectively are well within ITRS prediction. © 2014 IEEE.