Analysis and design of a low power, high speed sample and hold circuit for pipelined ADC using 0.18um CMOS technology / Suhaib Mohd Tarmizi
This paper present an analysis and design of Sample and Hold (SH) circuit for front end block pipelined ADC using 0.18um CMOS technology. The objective of this project is to design a sample and hold circuit and analyzing in term of low power and high speed with two different topologies, which are tw...
Saved in:
Main Author: | Mohd Tarmizi, Suhaib |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://ir.uitm.edu.my/id/eprint/98392/1/98392.PDF https://ir.uitm.edu.my/id/eprint/98392/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A 1.8v 10-Bit 100ms/S Fully Differential Pipelined Adc In Cmos 0.18um Process Technology
by: Khoo , Boon Hee
Published: (2017) -
Design of Low-Voltage High-Performance Sample and Hold Circuit in 0.18μm CMOS Technology
by: Alihasan, Wael A. Y.
Published: (2009) -
Analysis of pipeline ADC performances with different sample and hold circuits / Asma Mohd Salleh
by: Mohd Salleh, Asma
Published: (2014) -
Analysis of pipeline ADC performances with different sample and hold circuits: article / Asma Mohd Salleh
by: Mohd Salleh, Asma
Published: (2014) -
High speed with low power folding and interpolating adc comparing performance using two types of comparator in CMOS 0.18um technology / Ifzuan Mazlan
by: Mazlan, Ifzuan
Published: (2012)