A March 5n FSM-based memory built-in self-test (MBIST) architecture with diagnosis capabilities

MBIST is a standard mechanism to test memory arrays and potentially detect all of the faults that may be present inside the memory cells using an effective collection of algorithms. However, a massive number of memory cells wrapped by BIST logic can result in substantial overhead in wiring, gate are...

Full description

Saved in:
Bibliographic Details
Main Authors: Ng, Kok Heng, Alias, Nurul Ezaila, Hamzah, Afiq, Tan, Michael Loong Peng, Sheikh, Usman Ullah, Abdul Wahab, Yasmin
Format: Conference or Workshop Item
Published: 2022
Subjects:
Online Access:http://eprints.utm.my/id/eprint/98690/
http://dx.doi.org/10.1109/ICSE56004.2022.9863160
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.utm.98690
record_format eprints
spelling my.utm.986902023-02-02T05:41:06Z http://eprints.utm.my/id/eprint/98690/ A March 5n FSM-based memory built-in self-test (MBIST) architecture with diagnosis capabilities Ng, Kok Heng Alias, Nurul Ezaila Hamzah, Afiq Tan, Michael Loong Peng Sheikh, Usman Ullah Abdul Wahab, Yasmin TK Electrical engineering. Electronics Nuclear engineering MBIST is a standard mechanism to test memory arrays and potentially detect all of the faults that may be present inside the memory cells using an effective collection of algorithms. However, a massive number of memory cells wrapped by BIST logic can result in substantial overhead in wiring, gate area and also be detrimental to memory performance. Therefore, new MBIST designs for advanced SoCs that address the challenges must be explored to reduce the overall cost of manufacturing tests. It is important to choose the appropriate BIST architecture and algorithmic coverage for a range of array sizes to get the products to market in the quickest fashion. March 5n algorithm in previous is proven to achieve shorter test time than conventional MATS++ algorithms without penalizing the fault coverage. Moreover, the algorithm is capable of covering inversion coupling faults. The fault coverage of the previous March 5n algorithm is extended and proved in this work. An improved March 5n architecture is proposed to extend its properties in terms of repair capabilities while incurring minimal area overhead expenses. The proposed work improved the March 5n MBIST architecture by nearly 8% of maximum operating frequency and repair capabilities with the trade-off of area overhead increment by about 4%. 2022 Conference or Workshop Item PeerReviewed Ng, Kok Heng and Alias, Nurul Ezaila and Hamzah, Afiq and Tan, Michael Loong Peng and Sheikh, Usman Ullah and Abdul Wahab, Yasmin (2022) A March 5n FSM-based memory built-in self-test (MBIST) architecture with diagnosis capabilities. In: 2022 IEEE International Conference on Semiconductor Electronics, ICSE 2022, 15 - 17 August 2022, Virtual, Kuala Lumpur. http://dx.doi.org/10.1109/ICSE56004.2022.9863160
institution Universiti Teknologi Malaysia
building UTM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Malaysia
content_source UTM Institutional Repository
url_provider http://eprints.utm.my/
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Ng, Kok Heng
Alias, Nurul Ezaila
Hamzah, Afiq
Tan, Michael Loong Peng
Sheikh, Usman Ullah
Abdul Wahab, Yasmin
A March 5n FSM-based memory built-in self-test (MBIST) architecture with diagnosis capabilities
description MBIST is a standard mechanism to test memory arrays and potentially detect all of the faults that may be present inside the memory cells using an effective collection of algorithms. However, a massive number of memory cells wrapped by BIST logic can result in substantial overhead in wiring, gate area and also be detrimental to memory performance. Therefore, new MBIST designs for advanced SoCs that address the challenges must be explored to reduce the overall cost of manufacturing tests. It is important to choose the appropriate BIST architecture and algorithmic coverage for a range of array sizes to get the products to market in the quickest fashion. March 5n algorithm in previous is proven to achieve shorter test time than conventional MATS++ algorithms without penalizing the fault coverage. Moreover, the algorithm is capable of covering inversion coupling faults. The fault coverage of the previous March 5n algorithm is extended and proved in this work. An improved March 5n architecture is proposed to extend its properties in terms of repair capabilities while incurring minimal area overhead expenses. The proposed work improved the March 5n MBIST architecture by nearly 8% of maximum operating frequency and repair capabilities with the trade-off of area overhead increment by about 4%.
format Conference or Workshop Item
author Ng, Kok Heng
Alias, Nurul Ezaila
Hamzah, Afiq
Tan, Michael Loong Peng
Sheikh, Usman Ullah
Abdul Wahab, Yasmin
author_facet Ng, Kok Heng
Alias, Nurul Ezaila
Hamzah, Afiq
Tan, Michael Loong Peng
Sheikh, Usman Ullah
Abdul Wahab, Yasmin
author_sort Ng, Kok Heng
title A March 5n FSM-based memory built-in self-test (MBIST) architecture with diagnosis capabilities
title_short A March 5n FSM-based memory built-in self-test (MBIST) architecture with diagnosis capabilities
title_full A March 5n FSM-based memory built-in self-test (MBIST) architecture with diagnosis capabilities
title_fullStr A March 5n FSM-based memory built-in self-test (MBIST) architecture with diagnosis capabilities
title_full_unstemmed A March 5n FSM-based memory built-in self-test (MBIST) architecture with diagnosis capabilities
title_sort march 5n fsm-based memory built-in self-test (mbist) architecture with diagnosis capabilities
publishDate 2022
url http://eprints.utm.my/id/eprint/98690/
http://dx.doi.org/10.1109/ICSE56004.2022.9863160
_version_ 1758578006473834496
score 13.211869