Asymmetrical nine-level inverter topology with reduce power semicondutor devices

In this paper a new single-phase multilevel inverter topology is presented. Proposed topology is capable of producing nine-level output voltage with reduce device counts. It can be achieved by arranging available switches and dc sources in a fashion such that the maximum combination of addition and...

Full description

Saved in:
Bibliographic Details
Main Authors: Arif, M. S., Ayob, S. M., Salam, Z.
Format: Article
Language:English
Published: Universitas Ahmad Dahlan 2018
Subjects:
Online Access:http://eprints.utm.my/id/eprint/79807/1/MSaadArif2018_AsymmetricalNineLevelInverterTopology.pdf
http://eprints.utm.my/id/eprint/79807/
http://dx.doi.org/10.12928/TELKOMNIKA.v16i1.8520
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.utm.79807
record_format eprints
spelling my.utm.798072019-01-28T06:55:59Z http://eprints.utm.my/id/eprint/79807/ Asymmetrical nine-level inverter topology with reduce power semicondutor devices Arif, M. S. Ayob, S. M. Salam, Z. TK Electrical engineering. Electronics Nuclear engineering In this paper a new single-phase multilevel inverter topology is presented. Proposed topology is capable of producing nine-level output voltage with reduce device counts. It can be achieved by arranging available switches and dc sources in a fashion such that the maximum combination of addition and subtraction of the input dc sources can be obtained. To verify the viability of the proposed topology, the circuit model is developed and simulated in Matlab-Simulink software. Experimental testing results of the proposed nine-level inverter topology, developed in the laboratory, are presented. A low frequency switching strategy is employed in this work. The results show that the proposed topology is capable to produce a nine-level output voltage, capable in handling inductive load and yields acceptable harmonic distortion content. Universitas Ahmad Dahlan 2018-02 Article PeerReviewed application/pdf en http://eprints.utm.my/id/eprint/79807/1/MSaadArif2018_AsymmetricalNineLevelInverterTopology.pdf Arif, M. S. and Ayob, S. M. and Salam, Z. (2018) Asymmetrical nine-level inverter topology with reduce power semicondutor devices. Telkomnika (Telecommunication Computing Electronics and Control), 16 (1). pp. 38-45. ISSN 1693-6930 http://dx.doi.org/10.12928/TELKOMNIKA.v16i1.8520 DOI:10.12928/TELKOMNIKA.v16i1.8520
institution Universiti Teknologi Malaysia
building UTM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Malaysia
content_source UTM Institutional Repository
url_provider http://eprints.utm.my/
language English
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Arif, M. S.
Ayob, S. M.
Salam, Z.
Asymmetrical nine-level inverter topology with reduce power semicondutor devices
description In this paper a new single-phase multilevel inverter topology is presented. Proposed topology is capable of producing nine-level output voltage with reduce device counts. It can be achieved by arranging available switches and dc sources in a fashion such that the maximum combination of addition and subtraction of the input dc sources can be obtained. To verify the viability of the proposed topology, the circuit model is developed and simulated in Matlab-Simulink software. Experimental testing results of the proposed nine-level inverter topology, developed in the laboratory, are presented. A low frequency switching strategy is employed in this work. The results show that the proposed topology is capable to produce a nine-level output voltage, capable in handling inductive load and yields acceptable harmonic distortion content.
format Article
author Arif, M. S.
Ayob, S. M.
Salam, Z.
author_facet Arif, M. S.
Ayob, S. M.
Salam, Z.
author_sort Arif, M. S.
title Asymmetrical nine-level inverter topology with reduce power semicondutor devices
title_short Asymmetrical nine-level inverter topology with reduce power semicondutor devices
title_full Asymmetrical nine-level inverter topology with reduce power semicondutor devices
title_fullStr Asymmetrical nine-level inverter topology with reduce power semicondutor devices
title_full_unstemmed Asymmetrical nine-level inverter topology with reduce power semicondutor devices
title_sort asymmetrical nine-level inverter topology with reduce power semicondutor devices
publisher Universitas Ahmad Dahlan
publishDate 2018
url http://eprints.utm.my/id/eprint/79807/1/MSaadArif2018_AsymmetricalNineLevelInverterTopology.pdf
http://eprints.utm.my/id/eprint/79807/
http://dx.doi.org/10.12928/TELKOMNIKA.v16i1.8520
_version_ 1643658299225145344
score 13.214268