Optimising built-in-self-test using K-map LFSR on parallel multiplier circuit
Current trend in Integrated Circuits (IC) implementation such as System-on-Chip (SOC) has contributed significant advantages in electronic product features such as high circuit performance with high number of functions, small physical area and high reliability. Therefore, including Built-In-Self-Te...
Saved in:
Main Authors: | Wan Hasan, Wan Zuha, Ali, Mohd Liakot, Romli, Norfazliana |
---|---|
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2002
|
Online Access: | http://psasir.upm.edu.my/id/eprint/18394/1/18394.pdf http://psasir.upm.edu.my/id/eprint/18394/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Design of High-Speed Multiplier with Optimised Builtinself-Test
by: Wan Hasan, Wan Zuha
Published: (2000) -
Parallel slits map of bounded multiply connected regions
by: Sangawi, Ali W. K., et al.
Published: (2012) -
LFSR based fast seed selection technique reducing test time of I DDQ testing
by: Islam S.Z., et al.
Published: (2023) -
A parallel built-in self-test design for photon counting array
by: Png, Ricky Keh Jing
Published: (2022) -
A built-in self-test module for 16-bit parallel photon counting circuit using 180 nm CMOS process
by: S., Isaak, et al.
Published: (2022)