Optimising built-in-self-test using K-map LFSR on parallel multiplier circuit
Current trend in Integrated Circuits (IC) implementation such as System-on-Chip (SOC) has contributed significant advantages in electronic product features such as high circuit performance with high number of functions, small physical area and high reliability. Therefore, including Built-In-Self-Te...
Saved in:
Main Authors: | , , |
---|---|
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2002
|
Online Access: | http://psasir.upm.edu.my/id/eprint/18394/1/18394.pdf http://psasir.upm.edu.my/id/eprint/18394/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
id |
my.upm.eprints.18394 |
---|---|
record_format |
eprints |
spelling |
my.upm.eprints.183942020-05-14T01:48:56Z http://psasir.upm.edu.my/id/eprint/18394/ Optimising built-in-self-test using K-map LFSR on parallel multiplier circuit Wan Hasan, Wan Zuha Ali, Mohd Liakot Romli, Norfazliana Current trend in Integrated Circuits (IC) implementation such as System-on-Chip (SOC) has contributed significant advantages in electronic product features such as high circuit performance with high number of functions, small physical area and high reliability. Therefore, including Built-In-Self-Test (BIST) facility into each subsystem of SOC is considered a good solution. Commonly, BIST structure is based on random test data generation from a Linear Feedback Shift Register (LFSR) due to its simple, small and economical circuit structure. For this reason, development of test pattern" for BIST based on combination of K-map LFSR and deterministic approach could provide one of the solutions to reduce the testing time. This paper describes the test efficiencies based on combination of K-map LFSR features and deterministic test pattern. A parallel multiplier that considered as one of the demanding subsystems is chosen to verify the proposed BIST performance. 2002 Conference or Workshop Item NonPeerReviewed application/pdf en http://psasir.upm.edu.my/id/eprint/18394/1/18394.pdf Wan Hasan, Wan Zuha and Ali, Mohd Liakot and Romli, Norfazliana (2002) Optimising built-in-self-test using K-map LFSR on parallel multiplier circuit. In: 2nd World Engineering Congress, 22-25 July 2002, Sarawak, Malaysia. (pp. 233-237). |
institution |
Universiti Putra Malaysia |
building |
UPM Library |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Putra Malaysia |
content_source |
UPM Institutional Repository |
url_provider |
http://psasir.upm.edu.my/ |
language |
English |
description |
Current trend in Integrated Circuits (IC) implementation such as System-on-Chip (SOC) has contributed significant advantages in electronic product features such as high circuit performance with high number of functions,
small physical area and high reliability. Therefore, including Built-In-Self-Test (BIST) facility into each subsystem of SOC is considered a good solution. Commonly, BIST structure is based on random test data generation from a Linear Feedback Shift Register (LFSR) due to its simple, small and economical circuit structure. For this reason, development of test pattern" for BIST based on combination of K-map LFSR and deterministic approach could provide one of the solutions to reduce the testing time. This paper describes the test efficiencies based on combination of K-map LFSR features and deterministic test pattern. A parallel multiplier that considered as one of the demanding subsystems is chosen to verify the proposed BIST performance. |
format |
Conference or Workshop Item |
author |
Wan Hasan, Wan Zuha Ali, Mohd Liakot Romli, Norfazliana |
spellingShingle |
Wan Hasan, Wan Zuha Ali, Mohd Liakot Romli, Norfazliana Optimising built-in-self-test using K-map LFSR on parallel multiplier circuit |
author_facet |
Wan Hasan, Wan Zuha Ali, Mohd Liakot Romli, Norfazliana |
author_sort |
Wan Hasan, Wan Zuha |
title |
Optimising built-in-self-test using K-map LFSR on parallel multiplier circuit |
title_short |
Optimising built-in-self-test using K-map LFSR on parallel multiplier circuit |
title_full |
Optimising built-in-self-test using K-map LFSR on parallel multiplier circuit |
title_fullStr |
Optimising built-in-self-test using K-map LFSR on parallel multiplier circuit |
title_full_unstemmed |
Optimising built-in-self-test using K-map LFSR on parallel multiplier circuit |
title_sort |
optimising built-in-self-test using k-map lfsr on parallel multiplier circuit |
publishDate |
2002 |
url |
http://psasir.upm.edu.my/id/eprint/18394/1/18394.pdf http://psasir.upm.edu.my/id/eprint/18394/ |
_version_ |
1669008799742033920 |
score |
13.211869 |