Characterization of pMosfet degradation in negative bias temperature instability test / Soon Foo Yew

Threshold voltage instability has become a major IC reliability concern for sub-micron CMOS process technology. In the past, VTH Stability test is commonly used by the wafer fabrication plant to have a quick assessment on this reliability concern during process qualification, due to its simple te...

Full description

Saved in:
Bibliographic Details
Main Author: Soon, Foo Yew
Format: Thesis
Published: 2012
Subjects:
Online Access:http://studentsrepo.um.edu.my/8383/6/Dissertation%2DNBTI%2DFinal.pdf
http://studentsrepo.um.edu.my/8383/
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.um.stud.8383
record_format eprints
spelling my.um.stud.83832018-05-18T06:00:39Z Characterization of pMosfet degradation in negative bias temperature instability test / Soon Foo Yew Soon, Foo Yew T Technology (General) TA Engineering (General). Civil engineering (General) Threshold voltage instability has become a major IC reliability concern for sub-micron CMOS process technology. In the past, VTH Stability test is commonly used by the wafer fabrication plant to have a quick assessment on this reliability concern during process qualification, due to its simple test procedure. In recent years, Negative Bias Temperature Instability (NBTI) test has been used extensively to characterize not only the threshold voltage, but also other transistor parameters. The NBTI test consists of interim measurements at high temperature during stress, allowing degradation behavior to be studied in more detail than VTH Stability test. This experimental study has demonstrated the capability in measuring transistor parametric at high temperature for NBTI characterization. The conventional DC NBTI stress tests are performed on 0.18 μm pMOSFET with a gate oxide thickness of 2.9 nm, fabricated on 0.18 μm Dual Gate CMOS process. Data analysis on parametric degradation behavior indicates that increase in interface states play a dominant role and the extracted n exponent matches the analytically derived value from the Reaction-Diffusion model. Also, the results from this conventional DC NBTI stress show that degradation seen on saturation mode is less severe than the degradation on linear mode of pMOSFET operation. This is further confirmed by analysis of lifetime extrapolation which shows the IDSAT (saturation mode) lifetime is 2 order of magnitudes higher than VTEXT/VTCI (linear mode) lifetime. Additional analysis shows that VTCI is the most sensitive parameter to be monitored during NBTI stress and will be used as the key parameter in the later stage of this experimental study. From further experimental work, it can be seen that NBTI test allows a deeper understanding of pMOSFET parametric degradation behavior than VTH Stability test, that shows a strong dependence of NBTI degradation on temperature, channel length and gate oxide thickness variation. In addition, the proposed Optimized ID-VG sweep measurement method is shown to generate a more accurate lifetime extraction and can easily be implemented in wafer fabrication plant without additional hardware or software. This method is applicable for process development, process qualification and periodical monitoring for NBTI degradation performance during mass production. 2012-05-19 Thesis NonPeerReviewed application/pdf http://studentsrepo.um.edu.my/8383/6/Dissertation%2DNBTI%2DFinal.pdf Soon, Foo Yew (2012) Characterization of pMosfet degradation in negative bias temperature instability test / Soon Foo Yew. Masters thesis, University of Malaya. http://studentsrepo.um.edu.my/8383/
institution Universiti Malaya
building UM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Malaya
content_source UM Student Repository
url_provider http://studentsrepo.um.edu.my/
topic T Technology (General)
TA Engineering (General). Civil engineering (General)
spellingShingle T Technology (General)
TA Engineering (General). Civil engineering (General)
Soon, Foo Yew
Characterization of pMosfet degradation in negative bias temperature instability test / Soon Foo Yew
description Threshold voltage instability has become a major IC reliability concern for sub-micron CMOS process technology. In the past, VTH Stability test is commonly used by the wafer fabrication plant to have a quick assessment on this reliability concern during process qualification, due to its simple test procedure. In recent years, Negative Bias Temperature Instability (NBTI) test has been used extensively to characterize not only the threshold voltage, but also other transistor parameters. The NBTI test consists of interim measurements at high temperature during stress, allowing degradation behavior to be studied in more detail than VTH Stability test. This experimental study has demonstrated the capability in measuring transistor parametric at high temperature for NBTI characterization. The conventional DC NBTI stress tests are performed on 0.18 μm pMOSFET with a gate oxide thickness of 2.9 nm, fabricated on 0.18 μm Dual Gate CMOS process. Data analysis on parametric degradation behavior indicates that increase in interface states play a dominant role and the extracted n exponent matches the analytically derived value from the Reaction-Diffusion model. Also, the results from this conventional DC NBTI stress show that degradation seen on saturation mode is less severe than the degradation on linear mode of pMOSFET operation. This is further confirmed by analysis of lifetime extrapolation which shows the IDSAT (saturation mode) lifetime is 2 order of magnitudes higher than VTEXT/VTCI (linear mode) lifetime. Additional analysis shows that VTCI is the most sensitive parameter to be monitored during NBTI stress and will be used as the key parameter in the later stage of this experimental study. From further experimental work, it can be seen that NBTI test allows a deeper understanding of pMOSFET parametric degradation behavior than VTH Stability test, that shows a strong dependence of NBTI degradation on temperature, channel length and gate oxide thickness variation. In addition, the proposed Optimized ID-VG sweep measurement method is shown to generate a more accurate lifetime extraction and can easily be implemented in wafer fabrication plant without additional hardware or software. This method is applicable for process development, process qualification and periodical monitoring for NBTI degradation performance during mass production.
format Thesis
author Soon, Foo Yew
author_facet Soon, Foo Yew
author_sort Soon, Foo Yew
title Characterization of pMosfet degradation in negative bias temperature instability test / Soon Foo Yew
title_short Characterization of pMosfet degradation in negative bias temperature instability test / Soon Foo Yew
title_full Characterization of pMosfet degradation in negative bias temperature instability test / Soon Foo Yew
title_fullStr Characterization of pMosfet degradation in negative bias temperature instability test / Soon Foo Yew
title_full_unstemmed Characterization of pMosfet degradation in negative bias temperature instability test / Soon Foo Yew
title_sort characterization of pmosfet degradation in negative bias temperature instability test / soon foo yew
publishDate 2012
url http://studentsrepo.um.edu.my/8383/6/Dissertation%2DNBTI%2DFinal.pdf
http://studentsrepo.um.edu.my/8383/
_version_ 1738506135693950976
score 13.211869