A hybrid delay design-for-testability for nonseparable RTL controller-data path circuits

Path delay testing has become crucial nowadays due to the advancement in process technology. Only enhanced scan (ES) among the scan approaches provides a solution to test the path delay fault (PDF) with large area overhead and the long test application time. This paper proposes a hybrid DFT method f...

Full description

Saved in:
Bibliographic Details
Main Authors: Shaheen, A.-U.-R., Hussin, F.A., Hamid, N.H.
Format: Article
Published: World Scientific Publishing Co. Pte Ltd 2017
Online Access:https://www.scopus.com/inward/record.uri?eid=2-s2.0-84986626712&doi=10.1142%2fS0218126617500219&partnerID=40&md5=3964dfa7a567df3c1f3ad9908acfd163
http://eprints.utp.edu.my/19623/
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.utp.eprints.19623
record_format eprints
spelling my.utp.eprints.196232018-04-20T07:18:28Z A hybrid delay design-for-testability for nonseparable RTL controller-data path circuits Shaheen, A.-U.-R. Hussin, F.A. Hamid, N.H. Path delay testing has become crucial nowadays due to the advancement in process technology. Only enhanced scan (ES) among the scan approaches provides a solution to test the path delay fault (PDF) with large area overhead and the long test application time. This paper proposes a hybrid DFT method for nonseparable controller-data path RTL circuits. A snooping system is introduced which reduces the test application time. It performs the PDF testing between the controller and data path, and for the not-Clear control lines in the data path. The proposed method shared primary inputs and outputs to overcome the extra pin. However, the area overhead for the proposed approach is slightly large for the circuit with a small bit-width data path, which reduced drastically by the increase in the bit-width. The proposed approach supports the at-speed testing and is based on the PDF model. The experimental results showed that the proposed approach reduces the area overhead and drastically reduces the test application time in comparison with the enhanced scan (ES) and hierarchical two-pattern testability (HTPT) approach. Moreover, the technique can achieve a fault coverage identical to that achieved by the ES technique. © 2017 World Scientific Publishing Company. World Scientific Publishing Co. Pte Ltd 2017 Article PeerReviewed https://www.scopus.com/inward/record.uri?eid=2-s2.0-84986626712&doi=10.1142%2fS0218126617500219&partnerID=40&md5=3964dfa7a567df3c1f3ad9908acfd163 Shaheen, A.-U.-R. and Hussin, F.A. and Hamid, N.H. (2017) A hybrid delay design-for-testability for nonseparable RTL controller-data path circuits. Journal of Circuits, Systems and Computers, 26 (2). http://eprints.utp.edu.my/19623/
institution Universiti Teknologi Petronas
building UTP Resource Centre
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Petronas
content_source UTP Institutional Repository
url_provider http://eprints.utp.edu.my/
description Path delay testing has become crucial nowadays due to the advancement in process technology. Only enhanced scan (ES) among the scan approaches provides a solution to test the path delay fault (PDF) with large area overhead and the long test application time. This paper proposes a hybrid DFT method for nonseparable controller-data path RTL circuits. A snooping system is introduced which reduces the test application time. It performs the PDF testing between the controller and data path, and for the not-Clear control lines in the data path. The proposed method shared primary inputs and outputs to overcome the extra pin. However, the area overhead for the proposed approach is slightly large for the circuit with a small bit-width data path, which reduced drastically by the increase in the bit-width. The proposed approach supports the at-speed testing and is based on the PDF model. The experimental results showed that the proposed approach reduces the area overhead and drastically reduces the test application time in comparison with the enhanced scan (ES) and hierarchical two-pattern testability (HTPT) approach. Moreover, the technique can achieve a fault coverage identical to that achieved by the ES technique. © 2017 World Scientific Publishing Company.
format Article
author Shaheen, A.-U.-R.
Hussin, F.A.
Hamid, N.H.
spellingShingle Shaheen, A.-U.-R.
Hussin, F.A.
Hamid, N.H.
A hybrid delay design-for-testability for nonseparable RTL controller-data path circuits
author_facet Shaheen, A.-U.-R.
Hussin, F.A.
Hamid, N.H.
author_sort Shaheen, A.-U.-R.
title A hybrid delay design-for-testability for nonseparable RTL controller-data path circuits
title_short A hybrid delay design-for-testability for nonseparable RTL controller-data path circuits
title_full A hybrid delay design-for-testability for nonseparable RTL controller-data path circuits
title_fullStr A hybrid delay design-for-testability for nonseparable RTL controller-data path circuits
title_full_unstemmed A hybrid delay design-for-testability for nonseparable RTL controller-data path circuits
title_sort hybrid delay design-for-testability for nonseparable rtl controller-data path circuits
publisher World Scientific Publishing Co. Pte Ltd
publishDate 2017
url https://www.scopus.com/inward/record.uri?eid=2-s2.0-84986626712&doi=10.1142%2fS0218126617500219&partnerID=40&md5=3964dfa7a567df3c1f3ad9908acfd163
http://eprints.utp.edu.my/19623/
_version_ 1738656096341458944
score 13.160551