Thermal model with metal consideration for System-On-Chip testing

Increasing switching activities leads to high temperature during testing, which has adverse impact on circuit performance and reliability. Therefore, simulating thermal effects on System-on-Chip (SoC) when performing test scheduling is essential. However, most of the previous works on temperatureawa...

Full description

Saved in:
Bibliographic Details
Main Authors: Abu Hassan, Hasliza, Ooi, Chia Yee
Format: Article
Published: American Scientific Publishers 2014
Subjects:
Online Access:http://eprints.utm.my/id/eprint/63055/
http://dx.doi.org/10.1166/jolpe.2014.1330
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.utm.63055
record_format eprints
spelling my.utm.630552017-06-14T02:53:07Z http://eprints.utm.my/id/eprint/63055/ Thermal model with metal consideration for System-On-Chip testing Abu Hassan, Hasliza Ooi, Chia Yee T Technology Increasing switching activities leads to high temperature during testing, which has adverse impact on circuit performance and reliability. Therefore, simulating thermal effects on System-on-Chip (SoC) when performing test scheduling is essential. However, most of the previous works on temperatureaware test scheduling were using thermal simulator that considers heat flow on silicon substrate only. Neglecting thermal effects caused by heat flow in metal interconnects may cause inaccuracy up to 30% as metal interconnect could remove a non-negligible amount of heat from the chip. This paper proposes an SoC thermal model that characterizes thermal effects due to metal interconnects under steady-state and transient stress conditions. The proposed thermal model is mainly based on RC network thermal model that is composed by thermal resistance and thermal capacitance of silicon substrate, heat spreader, heat sink as well as metal interconnects. Experiment has shown that our thermal model that does not consider metal interconnect effect is more accurate since it cause smaller temperature difference with the benchmark thermal simulation using ANSYS under assumption of 50% chip area being covered by a single layer of metal interconnect. The average temperature difference is just 1.904 °C compared to the temperature difference between the thermal model that considers metal effect and ANSYS thermal simulation. American Scientific Publishers 2014 Article PeerReviewed Abu Hassan, Hasliza and Ooi, Chia Yee (2014) Thermal model with metal consideration for System-On-Chip testing. Journal of Low Power Electronics, 10 (3). pp. 325-333. ISSN 15461998 http://dx.doi.org/10.1166/jolpe.2014.1330
institution Universiti Teknologi Malaysia
building UTM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Malaysia
content_source UTM Institutional Repository
url_provider http://eprints.utm.my/
topic T Technology
spellingShingle T Technology
Abu Hassan, Hasliza
Ooi, Chia Yee
Thermal model with metal consideration for System-On-Chip testing
description Increasing switching activities leads to high temperature during testing, which has adverse impact on circuit performance and reliability. Therefore, simulating thermal effects on System-on-Chip (SoC) when performing test scheduling is essential. However, most of the previous works on temperatureaware test scheduling were using thermal simulator that considers heat flow on silicon substrate only. Neglecting thermal effects caused by heat flow in metal interconnects may cause inaccuracy up to 30% as metal interconnect could remove a non-negligible amount of heat from the chip. This paper proposes an SoC thermal model that characterizes thermal effects due to metal interconnects under steady-state and transient stress conditions. The proposed thermal model is mainly based on RC network thermal model that is composed by thermal resistance and thermal capacitance of silicon substrate, heat spreader, heat sink as well as metal interconnects. Experiment has shown that our thermal model that does not consider metal interconnect effect is more accurate since it cause smaller temperature difference with the benchmark thermal simulation using ANSYS under assumption of 50% chip area being covered by a single layer of metal interconnect. The average temperature difference is just 1.904 °C compared to the temperature difference between the thermal model that considers metal effect and ANSYS thermal simulation.
format Article
author Abu Hassan, Hasliza
Ooi, Chia Yee
author_facet Abu Hassan, Hasliza
Ooi, Chia Yee
author_sort Abu Hassan, Hasliza
title Thermal model with metal consideration for System-On-Chip testing
title_short Thermal model with metal consideration for System-On-Chip testing
title_full Thermal model with metal consideration for System-On-Chip testing
title_fullStr Thermal model with metal consideration for System-On-Chip testing
title_full_unstemmed Thermal model with metal consideration for System-On-Chip testing
title_sort thermal model with metal consideration for system-on-chip testing
publisher American Scientific Publishers
publishDate 2014
url http://eprints.utm.my/id/eprint/63055/
http://dx.doi.org/10.1166/jolpe.2014.1330
_version_ 1643655604534771712
score 13.214268