Configurable version management hardware transactional memory for embedded multiprocessor field-programmable gate array

Multiprocessor platforms have been introduced to solve the performance limitation of uni-processor platform. However, programming on a shared memory multiprocessor platform in an efficient way is difficult. The inefficiency of lock based synchronization limits the performance of the parallel program...

Full description

Saved in:
Bibliographic Details
Main Author: Sirkunan, Jeevan
Format: Thesis
Language:English
Published: 2015
Subjects:
Online Access:http://eprints.utm.my/id/eprint/53843/1/JeevanSirkunanMFKE2015.pdf
http://eprints.utm.my/id/eprint/53843/
http://dms.library.utm.my:8080/vital/access/manager/Repository/vital:85968
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.utm.53843
record_format eprints
spelling my.utm.538432020-09-07T03:04:49Z http://eprints.utm.my/id/eprint/53843/ Configurable version management hardware transactional memory for embedded multiprocessor field-programmable gate array Sirkunan, Jeevan TK Electrical engineering. Electronics Nuclear engineering Multiprocessor platforms have been introduced to solve the performance limitation of uni-processor platform. However, programming on a shared memory multiprocessor platform in an efficient way is difficult. The inefficiency of lock based synchronization limits the performance of the parallel programs. Transactional memory (TM) provides a promising method in creating an abstraction layer for programmers to maximize hardware capacity of multiprocessor platform. Hardware TM (HTM) is faster compared to software TM although the performance of hardware transactional memory (HTM) is application-specific. Previous HTM implementations for embedded system were built on fixed version management which results in significant performance loss when transaction behaviour changes. In this thesis, a configurable version management HTM is proposed. The proposed version management is able to be configured to eager version management for low contention applications since it allows fast commit, or lazy version management that is suitable for applications with high contention since it can abort fast. In this work, an analytical model of the proposed hardware transactional processing time for different version management has been developed. With the analytical model, the bounds of the worst case and best case processing time can be estimated for a particular transaction size. The switching point of the performance between eager and lazy version management can also be estimated. The HTM has been prototyped and analyzed on Altera Cyclone IV platform. Based on our experiments, lazy version management is able to obtain up to 12.82% speed-up while eager version management obtains up to 37.84% speedup on different memory request distributions for transaction sizes of 4, 8 and 16. The proposed HTM can be configured to obtain a shorter processing time for different types of applications compared to fixed version management. 2015-07 Thesis NonPeerReviewed application/pdf en http://eprints.utm.my/id/eprint/53843/1/JeevanSirkunanMFKE2015.pdf Sirkunan, Jeevan (2015) Configurable version management hardware transactional memory for embedded multiprocessor field-programmable gate array. Masters thesis, Universiti Teknologi Malaysia, Faculty of Electrical Engineering. http://dms.library.utm.my:8080/vital/access/manager/Repository/vital:85968
institution Universiti Teknologi Malaysia
building UTM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Malaysia
content_source UTM Institutional Repository
url_provider http://eprints.utm.my/
language English
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Sirkunan, Jeevan
Configurable version management hardware transactional memory for embedded multiprocessor field-programmable gate array
description Multiprocessor platforms have been introduced to solve the performance limitation of uni-processor platform. However, programming on a shared memory multiprocessor platform in an efficient way is difficult. The inefficiency of lock based synchronization limits the performance of the parallel programs. Transactional memory (TM) provides a promising method in creating an abstraction layer for programmers to maximize hardware capacity of multiprocessor platform. Hardware TM (HTM) is faster compared to software TM although the performance of hardware transactional memory (HTM) is application-specific. Previous HTM implementations for embedded system were built on fixed version management which results in significant performance loss when transaction behaviour changes. In this thesis, a configurable version management HTM is proposed. The proposed version management is able to be configured to eager version management for low contention applications since it allows fast commit, or lazy version management that is suitable for applications with high contention since it can abort fast. In this work, an analytical model of the proposed hardware transactional processing time for different version management has been developed. With the analytical model, the bounds of the worst case and best case processing time can be estimated for a particular transaction size. The switching point of the performance between eager and lazy version management can also be estimated. The HTM has been prototyped and analyzed on Altera Cyclone IV platform. Based on our experiments, lazy version management is able to obtain up to 12.82% speed-up while eager version management obtains up to 37.84% speedup on different memory request distributions for transaction sizes of 4, 8 and 16. The proposed HTM can be configured to obtain a shorter processing time for different types of applications compared to fixed version management.
format Thesis
author Sirkunan, Jeevan
author_facet Sirkunan, Jeevan
author_sort Sirkunan, Jeevan
title Configurable version management hardware transactional memory for embedded multiprocessor field-programmable gate array
title_short Configurable version management hardware transactional memory for embedded multiprocessor field-programmable gate array
title_full Configurable version management hardware transactional memory for embedded multiprocessor field-programmable gate array
title_fullStr Configurable version management hardware transactional memory for embedded multiprocessor field-programmable gate array
title_full_unstemmed Configurable version management hardware transactional memory for embedded multiprocessor field-programmable gate array
title_sort configurable version management hardware transactional memory for embedded multiprocessor field-programmable gate array
publishDate 2015
url http://eprints.utm.my/id/eprint/53843/1/JeevanSirkunanMFKE2015.pdf
http://eprints.utm.my/id/eprint/53843/
http://dms.library.utm.my:8080/vital/access/manager/Repository/vital:85968
_version_ 1677781103863136256
score 13.209306