A computer aided design software module for clock tree synthesis in very large scale integration design
With the evolution of Very Large Scale Integration (VLSI) fabrication technology, circuit size has grown and line width has decreased. In effect, the transistor transit time and the time to drive signal lines across chips have also decreased. Thus, interconnections have become the dominating fact...
Saved in:
Main Author: | Chew, Eik Wee |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2008
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/17986/1/ChewEikWeeMFKE2008.pdf http://eprints.utm.my/id/eprint/17986/ http://dms.library.utm.my:8080/vital/access/manager/Repository/vital:79352?queryType=vitalDismax&query=A+computer+aided+design+software+module+for+clock+tree+synthesis+in+very+large+scale+integration+design&public=true |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Nano-scale VLSI clock routing module based on useful-skew tree algorithm
by: Eik Wee, Chew, et al.
Published: (2006) -
Interconnect tree optimization algorithm in nanometer very large scale integration designs
by: Eh Kan, Chessda Uttraphan
Published: (2016) -
Very large scale integration design andsynthesis of adaptive equalizer
by: Ab. Rahman, Ab. Al-Hadi
Published: (2007) -
HYDROELASTIC ANALYSIS OF PONTOON-TYPE VERY LARGE FLOATING STRUCTURES
by: LEE , HSIU EIK
Published: (2019) -
Fast clock tree generation using exact zero skew clock routing algorithm
by: Reaz, Mamun Ibn, et al.
Published: (2009)