The performance study of two genetic algorithm approaches for VLSI macro-cell layout area optimization
Very Large Scale Integrated (VLSI) design has been the subject of much research since the early 1980s where the VLSI cell placement emerges to be a crucial stage in the chip design. Its area optimization is very important in order to reduce the delay and include more functionalities to the designed...
Saved in:
Main Authors: | Abdul Rahim, Herlina, Abdul Rahman, Azrul Azwan, Ahmad, R. B., Wan Ariffin, Wan N. F., Ahmad, M.I. |
---|---|
Format: | Book Section |
Published: |
Institute of Electrical and Electronics Engineers
2008
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/12782/ http://dx.doi.org/10.1109/AMS.2008.117 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
The performance study of two genetic algorithm approaches for VLSI Macro-Cell layout area optimization
by: Hasliza, A. Rahim@Samsuddin, et al.
Published: (2009) -
Genetic algorithms for VLSI micro-Cell layout area optimization based on binary tree
by: Hasliza, A. Rahim@Samsuddin, et al.
Published: (2009) -
A genetic algorithm approach to VLSI macro cell non-slicing floorplans using binary tree
by: Rahim At Samsuddin, H. A., et al.
Published: (2008) -
A genetic algorithm approach to VLSI macro cell non-slicing floorplans using binary tree
by: Hasliza, A. Rahim@Samsuddin, et al.
Published: (2009) -
A genetic algorithm approach to VLSI macro cell non-slicing floorplans using binary tree
by: Hasliza, A. Rahim@Samsuddin, et al.
Published: (2009)