Development of low power viterbi decoder on complex programmable logic device platform
Space Time Trellis Code (STTC) and Viterbi algorithm combinations are known to offer a robust forward error correction system. This especially has been used in a noisy digital communication system such as wireless communication. A traditional Viterbi decoder would contain three main units; Bra...
Saved in:
Main Author: | Abu, Mohd Azlan |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2018
|
Subjects: | |
Online Access: | http://psasir.upm.edu.my/id/eprint/71391/1/FK%202018%2089%20IR.pdf http://psasir.upm.edu.my/id/eprint/71391/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Standard cell library evaluation and optimization for near-threshold voltage operation
by: Lim, Yang Wei
Published: (2022) -
Developed convolutional encoder and viterbi decoder using c+
by: Chin Toong Hing
Published: (2023) -
Serial Peripheral Interface (SPI) (Front End Design)
by: Mohd Noorkasyfi Md Shariff
Published: (2008) -
Implementation of reconfigurable viterbi decoders in hardware
by: Noor Batcha, Mohamed Farid
Published: (2010) -
Viterbi decoder: a review and implementation
by: Md Noor Albakri, Noorainani Ainina, et al.
Published: (2011)