VHDL simulation of reset automatic block, 64 bit latch block, and test complete blocks for PD detection circuit system using FPGA
This paper is purely a model to determine the design circuit to implement Partial Discharge (PD) detection in FPGA technology. The research shall involve ISE Simulator version 10.1i (Xilinx) and ISE Xilinx Synthesized Technology (XST) using Very high integrated circuit Hardware Description Language...
Saved in:
Main Authors: | Emilliano, Chakrabarty, C.K., Ghani, A.B.A., Ramasamy, A.K. |
---|---|
Format: | Conference Paper |
Language: | en_US |
Published: |
2017
|
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
VHDL simulation of reset automatic block, 64 bit latch block, and test complete blocks for PD detection circuit system using FPGA
by: Emilliano, et al.
Published: (2023) -
VHDL implementation for measurement of the distance test distribution pattern of the Tri-Axial magnetic probe for the PD detection circuit system by using 3 GHz ADC and FPGA
by: Emilliano, et al.
Published: (2017) -
MATLAB and VHDL model of real time partial discharge detection using FPGA technology
by: Emilliano, et al.
Published: (2017) -
VHDL implementation for measurement of the distance test distribution pattern of the Tri-Axial magnetic probe for the PD detection circuit system by using 3 GHz ADC and FPGA
by: Emilliano, et al.
Published: (2023) -
MATLAB and VHDL model of real time partial discharge detection using FPGA technology
by: Emilliano, et al.
Published: (2023)