Optimization of process parameter variations on threshold voltage in Ultrathin Pillar Vertical Double Gate MOSFET Device
In the fabrication of MOSFET devices, the process parameters play a very important role in deciding the MOSFET device's characteristics. The process parameter variations may contribute a significant impact on the dopant profiles that directly affect the device characteristics. These variations...
Saved in:
Main Authors: | , , , , |
---|---|
Other Authors: | |
Format: | Article |
Published: |
Asian Research Publishing Network
2023
|
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
id |
my.uniten.dspace-22971 |
---|---|
record_format |
dspace |
spelling |
my.uniten.dspace-229712023-05-29T14:13:49Z Optimization of process parameter variations on threshold voltage in Ultrathin Pillar Vertical Double Gate MOSFET Device Kaharudin K.E. Hamidon A.H. Salehuddin F. Ifwat Abd Aziz M.N. Ahmad I. 56472706900 26656722400 36239165300 57188738015 12792216600 In the fabrication of MOSFET devices, the process parameters play a very important role in deciding the MOSFET device's characteristics. The process parameter variations may contribute a significant impact on the dopant profiles that directly affect the device characteristics. These variations cause significant unpredictability in the power and performance characteristics of the device that may cause the degradation of the device performance. Therefore, a special technique involving design and analytical experiments is required to identify the process parameters that contribute the most of these variations In this current study, the L27 orthogonal array of Taguchi method was utilized to optimize the variability of process parameters on threshold voltage (VTH) in Ultrathin Pillar Vertical Double Gate MOSFET Device. This work was initially performed by using Silvaco technology computer-aided design (TCAD) simulator consisted of a process simulator (ATHENA) and a device simulator (ATLAS). These two simulators were combined with the L27 orthogonal array of Taguchi method in order to obtain the robust design recipe. The results revealed that the halo implant tilt was the most dominant process parameter that had the strongest effect on threshold voltage (VTH). Meanwhile, halo implant dose was selected as an adjustment factor in order to obtain the desired threshold voltage (VTH) value. The most optimum VTH value was observed to be 0.443 V and it is only 0.89% lower than the target or nominal value (0.447 V). This value is still within the predicted range of ITRS 2013 for low power (LP) multi-gate (MG) technology requirement in the year 2020. � 2006-2016 Asian Research Publishing Network (ARPN). Final 2023-05-29T06:13:49Z 2023-05-29T06:13:49Z 2016 Article 2-s2.0-84962704142 https://www.scopus.com/inward/record.uri?eid=2-s2.0-84962704142&partnerID=40&md5=5e1e4640c8853b801a6fbf04b2001c27 https://irepository.uniten.edu.my/handle/123456789/22971 11 6 3838 3848 Asian Research Publishing Network Scopus |
institution |
Universiti Tenaga Nasional |
building |
UNITEN Library |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Tenaga Nasional |
content_source |
UNITEN Institutional Repository |
url_provider |
http://dspace.uniten.edu.my/ |
description |
In the fabrication of MOSFET devices, the process parameters play a very important role in deciding the MOSFET device's characteristics. The process parameter variations may contribute a significant impact on the dopant profiles that directly affect the device characteristics. These variations cause significant unpredictability in the power and performance characteristics of the device that may cause the degradation of the device performance. Therefore, a special technique involving design and analytical experiments is required to identify the process parameters that contribute the most of these variations In this current study, the L27 orthogonal array of Taguchi method was utilized to optimize the variability of process parameters on threshold voltage (VTH) in Ultrathin Pillar Vertical Double Gate MOSFET Device. This work was initially performed by using Silvaco technology computer-aided design (TCAD) simulator consisted of a process simulator (ATHENA) and a device simulator (ATLAS). These two simulators were combined with the L27 orthogonal array of Taguchi method in order to obtain the robust design recipe. The results revealed that the halo implant tilt was the most dominant process parameter that had the strongest effect on threshold voltage (VTH). Meanwhile, halo implant dose was selected as an adjustment factor in order to obtain the desired threshold voltage (VTH) value. The most optimum VTH value was observed to be 0.443 V and it is only 0.89% lower than the target or nominal value (0.447 V). This value is still within the predicted range of ITRS 2013 for low power (LP) multi-gate (MG) technology requirement in the year 2020. � 2006-2016 Asian Research Publishing Network (ARPN). |
author2 |
56472706900 |
author_facet |
56472706900 Kaharudin K.E. Hamidon A.H. Salehuddin F. Ifwat Abd Aziz M.N. Ahmad I. |
format |
Article |
author |
Kaharudin K.E. Hamidon A.H. Salehuddin F. Ifwat Abd Aziz M.N. Ahmad I. |
spellingShingle |
Kaharudin K.E. Hamidon A.H. Salehuddin F. Ifwat Abd Aziz M.N. Ahmad I. Optimization of process parameter variations on threshold voltage in Ultrathin Pillar Vertical Double Gate MOSFET Device |
author_sort |
Kaharudin K.E. |
title |
Optimization of process parameter variations on threshold voltage in Ultrathin Pillar Vertical Double Gate MOSFET Device |
title_short |
Optimization of process parameter variations on threshold voltage in Ultrathin Pillar Vertical Double Gate MOSFET Device |
title_full |
Optimization of process parameter variations on threshold voltage in Ultrathin Pillar Vertical Double Gate MOSFET Device |
title_fullStr |
Optimization of process parameter variations on threshold voltage in Ultrathin Pillar Vertical Double Gate MOSFET Device |
title_full_unstemmed |
Optimization of process parameter variations on threshold voltage in Ultrathin Pillar Vertical Double Gate MOSFET Device |
title_sort |
optimization of process parameter variations on threshold voltage in ultrathin pillar vertical double gate mosfet device |
publisher |
Asian Research Publishing Network |
publishDate |
2023 |
_version_ |
1806424367931850752 |
score |
13.214268 |