The study of the effect of MOS transistor scaling on the critical device parameters

Since the invention of transistors some 30 years ago, CMOS devices have been scale down aggressively in each technology generations to achieve higher integration density and performance. The device shrinkage allow denser circuits, more functions per floor space, more complicated and integrated desig...

全面介绍

Saved in:
书目详细资料
主要作者: Zazurina Abd Rahman
其他作者: Ramzan Mat Ayub (Advisor)
格式: Learning Object
语言:English
出版: Universiti Malaysia Perlis 2008
主题:
在线阅读:http://dspace.unimap.edu.my/xmlui/handle/123456789/2342
标签: 添加标签
没有标签, 成为第一个标记此记录!
实物特征
总结:Since the invention of transistors some 30 years ago, CMOS devices have been scale down aggressively in each technology generations to achieve higher integration density and performance. The device shrinkage allow denser circuits, more functions per floor space, more complicated and integrated design, higher speed, lower supply voltage, which revolutionized the information and communication (ICT) technology. This report presents an investigation into the study of the effect of MOS transistor scaling on the critical device parameters. The parameters understudy are threshold voltage, on and off state leakage current, and short channel effect on sub-threshold characteristics, that have a direct influence on the integrated circuit (ICs) performance. An initial research found that, among the process parameters involved in the manufacture of devices, gate length has the most influential effect on those parameters. This study showed, for the MOSFET with gate length below one-tenths of a micrometer, has an operational problems. The study also proved that, producing MOSFET with channel lengths much smaller than a micrometer is a challenge, and the difficulties of semiconductor device fabrication are always a limiting factor in advancing integrated circuit technology.