Optimized encoder architecture for structured low density parity check codes of short length

This paper proposes an architecture for structured low density parity check encoder. The proposed architecture supports the limitation of input/output pins of field programmable gate array using division of information bits. The division of information bits generates latency of encoding. The propose...

Full description

Saved in:
Bibliographic Details
Main Authors: Anggraeni, S., Hussin, F.A., Jeoti, V.
Format: Conference or Workshop Item
Published: IEEE Computer Society 2014
Online Access:https://www.scopus.com/inward/record.uri?eid=2-s2.0-84906346399&doi=10.1109%2fICIAS.2014.6869526&partnerID=40&md5=e3e8069bf911ea67a8f1c29638509541
http://eprints.utp.edu.my/32118/
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.utp.eprints.32118
record_format eprints
spelling my.utp.eprints.321182022-03-29T04:59:24Z Optimized encoder architecture for structured low density parity check codes of short length Anggraeni, S. Hussin, F.A. Jeoti, V. This paper proposes an architecture for structured low density parity check encoder. The proposed architecture supports the limitation of input/output pins of field programmable gate array using division of information bits. The division of information bits generates latency of encoding. The proposed architecture does not store the required matrix for bit-wise multiplication and does not use cyclic shift of barrel shifter. The proposed architecture is investigated using code length below 1000 bits and implementation of high code rate R = 5/6 and code length between 1000 and 2000 bits. Even though this architecture is optimized for short code length, it is shown that the proposed architecture achieves information throughput of 30.178 Gbps and area of 2737 logic element when code length N = 1944 and code rate R = 5/6. © 2014 IEEE. IEEE Computer Society 2014 Conference or Workshop Item NonPeerReviewed https://www.scopus.com/inward/record.uri?eid=2-s2.0-84906346399&doi=10.1109%2fICIAS.2014.6869526&partnerID=40&md5=e3e8069bf911ea67a8f1c29638509541 Anggraeni, S. and Hussin, F.A. and Jeoti, V. (2014) Optimized encoder architecture for structured low density parity check codes of short length. In: UNSPECIFIED. http://eprints.utp.edu.my/32118/
institution Universiti Teknologi Petronas
building UTP Resource Centre
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Petronas
content_source UTP Institutional Repository
url_provider http://eprints.utp.edu.my/
description This paper proposes an architecture for structured low density parity check encoder. The proposed architecture supports the limitation of input/output pins of field programmable gate array using division of information bits. The division of information bits generates latency of encoding. The proposed architecture does not store the required matrix for bit-wise multiplication and does not use cyclic shift of barrel shifter. The proposed architecture is investigated using code length below 1000 bits and implementation of high code rate R = 5/6 and code length between 1000 and 2000 bits. Even though this architecture is optimized for short code length, it is shown that the proposed architecture achieves information throughput of 30.178 Gbps and area of 2737 logic element when code length N = 1944 and code rate R = 5/6. © 2014 IEEE.
format Conference or Workshop Item
author Anggraeni, S.
Hussin, F.A.
Jeoti, V.
spellingShingle Anggraeni, S.
Hussin, F.A.
Jeoti, V.
Optimized encoder architecture for structured low density parity check codes of short length
author_facet Anggraeni, S.
Hussin, F.A.
Jeoti, V.
author_sort Anggraeni, S.
title Optimized encoder architecture for structured low density parity check codes of short length
title_short Optimized encoder architecture for structured low density parity check codes of short length
title_full Optimized encoder architecture for structured low density parity check codes of short length
title_fullStr Optimized encoder architecture for structured low density parity check codes of short length
title_full_unstemmed Optimized encoder architecture for structured low density parity check codes of short length
title_sort optimized encoder architecture for structured low density parity check codes of short length
publisher IEEE Computer Society
publishDate 2014
url https://www.scopus.com/inward/record.uri?eid=2-s2.0-84906346399&doi=10.1109%2fICIAS.2014.6869526&partnerID=40&md5=e3e8069bf911ea67a8f1c29638509541
http://eprints.utp.edu.my/32118/
_version_ 1738657342641143808
score 13.211869