Arbitration schemes of wishbone on chip bus system
In the SoC development, the compatibility of IP cores is one of the challenges that need to be addressed carefully. Most of the time, IP cores is having different input output specifications with new platform. The Wishbone SoC interconnection Architecture is aim to provide a good solution for SoC in...
Saved in:
Main Author: | |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2014
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/47999/25/OngKokTongMFKE2014.pdf http://eprints.utm.my/id/eprint/47999/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
id |
my.utm.47999 |
---|---|
record_format |
eprints |
spelling |
my.utm.479992017-08-09T05:40:23Z http://eprints.utm.my/id/eprint/47999/ Arbitration schemes of wishbone on chip bus system Ong, Kok Tong TK7885-7895 Computer engineer. Computer hardware In the SoC development, the compatibility of IP cores is one of the challenges that need to be addressed carefully. Most of the time, IP cores is having different input output specifications with new platform. The Wishbone SoC interconnection Architecture is aim to provide a good solution for SoC integration issues by having common interface specifications. In this project, the Wishbone on-chip computer bus for 32-bit cores is implemented in system verilog along with three different arbitration schemes which are fixed priority, round robin, and priority control. On top of that, the optimum transfer size for Wishbone bus in terms of bus throughput and average wait cycle is presented as well. It is found that the optimum transfer size for Wishbone bus is 64 bytes. Finally, the Wishbone bus is used to examine the bus performance of different arbitration schemes in Modelsim simulation. Round robin arbitration scheme is the best among three arbitration schemes in terms of bus throughput, logic complexity, and maximum wait cycle. 2014-06 Thesis NonPeerReviewed application/pdf en http://eprints.utm.my/id/eprint/47999/25/OngKokTongMFKE2014.pdf Ong, Kok Tong (2014) Arbitration schemes of wishbone on chip bus system. Masters thesis, Universiti Teknologi Malaysia, Faculty of Electrical Engineering. |
institution |
Universiti Teknologi Malaysia |
building |
UTM Library |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Teknologi Malaysia |
content_source |
UTM Institutional Repository |
url_provider |
http://eprints.utm.my/ |
language |
English |
topic |
TK7885-7895 Computer engineer. Computer hardware |
spellingShingle |
TK7885-7895 Computer engineer. Computer hardware Ong, Kok Tong Arbitration schemes of wishbone on chip bus system |
description |
In the SoC development, the compatibility of IP cores is one of the challenges that need to be addressed carefully. Most of the time, IP cores is having different input output specifications with new platform. The Wishbone SoC interconnection Architecture is aim to provide a good solution for SoC integration issues by having common interface specifications. In this project, the Wishbone on-chip computer bus for 32-bit cores is implemented in system verilog along with three different arbitration schemes which are fixed priority, round robin, and priority control. On top of that, the optimum transfer size for Wishbone bus in terms of bus throughput and average wait cycle is presented as well. It is found that the optimum transfer size for Wishbone bus is 64 bytes. Finally, the Wishbone bus is used to examine the bus performance of different arbitration schemes in Modelsim simulation. Round robin arbitration scheme is the best among three arbitration schemes in terms of bus throughput, logic complexity, and maximum wait cycle. |
format |
Thesis |
author |
Ong, Kok Tong |
author_facet |
Ong, Kok Tong |
author_sort |
Ong, Kok Tong |
title |
Arbitration schemes of wishbone on chip bus system |
title_short |
Arbitration schemes of wishbone on chip bus system |
title_full |
Arbitration schemes of wishbone on chip bus system |
title_fullStr |
Arbitration schemes of wishbone on chip bus system |
title_full_unstemmed |
Arbitration schemes of wishbone on chip bus system |
title_sort |
arbitration schemes of wishbone on chip bus system |
publishDate |
2014 |
url |
http://eprints.utm.my/id/eprint/47999/25/OngKokTongMFKE2014.pdf http://eprints.utm.my/id/eprint/47999/ |
_version_ |
1643652429134168064 |
score |
13.160551 |