Hybrid non scan with built-in self-test for fault coverage improvement

Conventional design for testability (DFT) method that implements scan designs requires long test application time and costly automatic test equipment (ATE). On the other hand, built-in self-test (BIST) methods reduce the test time, but with low fault coverage. In this paper, we propose a DFT method...

Full description

Saved in:
Bibliographic Details
Main Authors: Ahmadi, Azra, Paraman, Norlina, Rusli, Mohd. Shahrizal, Isaak, Suhaila
Format: Conference or Workshop Item
Published: 2023
Subjects:
Online Access:http://eprints.utm.my/108077/
http://dx.doi.org/10.1063/5.0120960
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.utm.108077
record_format eprints
spelling my.utm.1080772024-10-20T07:48:09Z http://eprints.utm.my/108077/ Hybrid non scan with built-in self-test for fault coverage improvement Ahmadi, Azra Paraman, Norlina Rusli, Mohd. Shahrizal Isaak, Suhaila TK Electrical engineering. Electronics Nuclear engineering Conventional design for testability (DFT) method that implements scan designs requires long test application time and costly automatic test equipment (ATE). On the other hand, built-in self-test (BIST) methods reduce the test time, but with low fault coverage. In this paper, we propose a DFT method that combines two DFT methods which is BIST and a non scan method in order to improve the fault coverage at register transfer level (RTL). BIST architecture with a standard linear feedback shift register (LFSR) is implemented as the test pattern generator. Non scan method is implemented to tackle the problem of poor testability at the internal circuit. R-graph that represents the connection of the circuit is used to derive the circuit at RTL. The self-loop register from the generated R-graph is selected so that the thru function is added to the self-loop in order to improve the testability of the circuit. The performance of the proposed DFT method will be measured on several circuits to show the effectiveness of the proposed DFT method using Synopsys tool. It will be compared to a stand-alone BIST method in terms of fault coverage. Stuck-at fault is considered as fault modeling using Tetramax tool. The results show that the proposed DFT method achieves higher fault coverage compared to the stand-alone BIST method. 2023 Conference or Workshop Item PeerReviewed Ahmadi, Azra and Paraman, Norlina and Rusli, Mohd. Shahrizal and Isaak, Suhaila (2023) Hybrid non scan with built-in self-test for fault coverage improvement. In: 5th International Conference on Electrical, Electronic, Communication and Control Engineering, ICEECC 2021, 15 December 2021-16 December 2021, Johor Bahru, Johor, Malaysia. http://dx.doi.org/10.1063/5.0120960
institution Universiti Teknologi Malaysia
building UTM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Malaysia
content_source UTM Institutional Repository
url_provider http://eprints.utm.my/
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Ahmadi, Azra
Paraman, Norlina
Rusli, Mohd. Shahrizal
Isaak, Suhaila
Hybrid non scan with built-in self-test for fault coverage improvement
description Conventional design for testability (DFT) method that implements scan designs requires long test application time and costly automatic test equipment (ATE). On the other hand, built-in self-test (BIST) methods reduce the test time, but with low fault coverage. In this paper, we propose a DFT method that combines two DFT methods which is BIST and a non scan method in order to improve the fault coverage at register transfer level (RTL). BIST architecture with a standard linear feedback shift register (LFSR) is implemented as the test pattern generator. Non scan method is implemented to tackle the problem of poor testability at the internal circuit. R-graph that represents the connection of the circuit is used to derive the circuit at RTL. The self-loop register from the generated R-graph is selected so that the thru function is added to the self-loop in order to improve the testability of the circuit. The performance of the proposed DFT method will be measured on several circuits to show the effectiveness of the proposed DFT method using Synopsys tool. It will be compared to a stand-alone BIST method in terms of fault coverage. Stuck-at fault is considered as fault modeling using Tetramax tool. The results show that the proposed DFT method achieves higher fault coverage compared to the stand-alone BIST method.
format Conference or Workshop Item
author Ahmadi, Azra
Paraman, Norlina
Rusli, Mohd. Shahrizal
Isaak, Suhaila
author_facet Ahmadi, Azra
Paraman, Norlina
Rusli, Mohd. Shahrizal
Isaak, Suhaila
author_sort Ahmadi, Azra
title Hybrid non scan with built-in self-test for fault coverage improvement
title_short Hybrid non scan with built-in self-test for fault coverage improvement
title_full Hybrid non scan with built-in self-test for fault coverage improvement
title_fullStr Hybrid non scan with built-in self-test for fault coverage improvement
title_full_unstemmed Hybrid non scan with built-in self-test for fault coverage improvement
title_sort hybrid non scan with built-in self-test for fault coverage improvement
publishDate 2023
url http://eprints.utm.my/108077/
http://dx.doi.org/10.1063/5.0120960
_version_ 1814043596294193152
score 13.244367