Interconnect area, delay and area-delay optimization for multi-level signaling on-chip bus
In this paper, the technique of optimal interconnects width and spacing is analyzed to reduce the area, delay and area-delay-product of multi-level signaling on-chip bus. To capture the delay impact from cross-coupling capacitance in the deep sub-micron on-chip bus, the Miller Capacitance Factor (MC...
Saved in:
Main Authors: | Mai, Yoong Ching, Ang, Tun Boon, Chin, Kock Yeong, Rokhani, Fakhrul Zaman |
---|---|
Format: | Conference or Workshop Item |
Language: | English |
Published: |
IEEE
2010
|
Online Access: | http://psasir.upm.edu.my/id/eprint/68598/1/Interconnect%20area%2C%20delay%20and%20area-delay%20optimization%20for%20multi-level%20signaling%20on-chip%20bus.pdf http://psasir.upm.edu.my/id/eprint/68598/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Interconnect delay and routing in nanometer VLSI
by: Kuay, Chong Lee
Published: (2008) -
Bus energy consumption for multilevel signals
by: Rokhani, Fakhrul Zaman, et al.
Published: (2010) -
Investigating the impact of on-chip interconnection noise on dynamic thermal management efficiency
by: Rahimipour, Somayeh, et al.
Published: (2015) -
Investigating the impact of on-chip interconnection noise on dynamic thermal management efficiency
by: Rahimipour, Somayeh, et al.
Published: (2015) -
Reliability analysis of multibit error correcting coding and comparison to hamming product code for on-chip interconnect
by: Chlaab, Asaad Kadhum, et al.
Published: (2020)