Sputtered encapsulation as wafer level packaging for isolatable MEMS devices: A technique demonstrated on a capacitive accelerometer

This paper discusses sputtered silicon encapsulation as a wafer level packaging approach for isolatable MEMS devices. Devices such as accelerometers, RF switches, inductors, and filters that do not require interaction with the surroundings to function, could thus be fully encapsulated at the wafer l...

Full description

Saved in:
Bibliographic Details
Main Authors: Hamzah, A.A., Yunas, J., Majlis, B.Y., Ahmad, I.
Format:
Published: 2017
Online Access:http://dspace.uniten.edu.my:8080/jspui/handle/123456789/5281
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:This paper discusses sputtered silicon encapsulation as a wafer level packaging approach for isolatable MEMS devices. Devices such as accelerometers, RF switches, inductors, and filters that do not require interaction with the surroundings to function, could thus be fully encapsulated at the wafer level after fabrication. A MEMSTech 50g capacitive accelerometer was used to demonstrate a sputtered encapsulation technique. Encapsulation with a very uniform surface profile was achieved using spin-on glass (SOG) as a sacrificial layer, SU-8 as base layer, RF sputtered silicon as main structural layer, eutectic gold-silicon as seal layer, and liquid crystal polymer (LCP) as outer encapsulant layer. SEM inspection and capacitance test indicated that the movable elements were released after encapsulation. Nanoindentation test confirmed that the encapsulated device is sufficiently robust to withstand a transfer molding process. Thus, an encapsulation technique that is robust, CMOS compatible, and economical has been successfully developed for packaging isolatable MEMS devices at the wafer level. © 2008 by the authors.