Taguchi modeling of process parameters in vdg-mosfet device for higher ION/IOFF ratio

The miniaturization in the size of planar MOSFET device seems to be limited when it reaches to 22nm technology node. In this paper, the vertical double gate architecture of MOSFET device with ultrathin Si- pillar was introduced by keeping both silicon dioxide (SiO2) and polysilicon as the main mater...

Full description

Saved in:
Bibliographic Details
Main Authors: Kaharudin K.E., Salehuddin F., Hamidon A.H., Aziz M.N.I.A., Ahmad I.
Other Authors: 56472706900
Format: Article
Published: Penerbit UTM Press 2023
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.uniten.dspace-22470
record_format dspace
spelling my.uniten.dspace-224702023-05-29T14:01:11Z Taguchi modeling of process parameters in vdg-mosfet device for higher ION/IOFF ratio Kaharudin K.E. Salehuddin F. Hamidon A.H. Aziz M.N.I.A. Ahmad I. 56472706900 36239165300 26656722400 56508975500 12792216600 The miniaturization in the size of planar MOSFET device seems to be limited when it reaches to 22nm technology node. In this paper, the vertical double gate architecture of MOSFET device with ultrathin Si- pillar was introduced by keeping both silicon dioxide (SiO2) and polysilicon as the main materials. The proposed MOSFET architecture was known as Ultrathin Pillar Vertical Double Gate (VDG) MOSFET device and it was integrated with polysilicon-on-insulator (PSOI) technology for a superior electrical performance. The virtual device fabrication and characterization were done by using ATHENA and ATLAS modules of SILVACO Internationals. The process parameters of the device were then optimized by utilizing L27 orthogonal array of Taguchi method in order to obtain the highest value of drive current (ION) and the lowest value of leakage current (IOFF). The highest value of ION/IOFF ratio after an optimization approach was observed to be 2.154x 1012. � 2015 Penerbit UTM Press. All rights reserved. Final 2023-05-29T06:01:11Z 2023-05-29T06:01:11Z 2015 Article 10.11113/jt.v77.6602 2-s2.0-84949672076 https://www.scopus.com/inward/record.uri?eid=2-s2.0-84949672076&doi=10.11113%2fjt.v77.6602&partnerID=40&md5=2f474b41670d3267777059fd791ea9bd https://irepository.uniten.edu.my/handle/123456789/22470 77 21 19 26 Penerbit UTM Press Scopus
institution Universiti Tenaga Nasional
building UNITEN Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Tenaga Nasional
content_source UNITEN Institutional Repository
url_provider http://dspace.uniten.edu.my/
description The miniaturization in the size of planar MOSFET device seems to be limited when it reaches to 22nm technology node. In this paper, the vertical double gate architecture of MOSFET device with ultrathin Si- pillar was introduced by keeping both silicon dioxide (SiO2) and polysilicon as the main materials. The proposed MOSFET architecture was known as Ultrathin Pillar Vertical Double Gate (VDG) MOSFET device and it was integrated with polysilicon-on-insulator (PSOI) technology for a superior electrical performance. The virtual device fabrication and characterization were done by using ATHENA and ATLAS modules of SILVACO Internationals. The process parameters of the device were then optimized by utilizing L27 orthogonal array of Taguchi method in order to obtain the highest value of drive current (ION) and the lowest value of leakage current (IOFF). The highest value of ION/IOFF ratio after an optimization approach was observed to be 2.154x 1012. � 2015 Penerbit UTM Press. All rights reserved.
author2 56472706900
author_facet 56472706900
Kaharudin K.E.
Salehuddin F.
Hamidon A.H.
Aziz M.N.I.A.
Ahmad I.
format Article
author Kaharudin K.E.
Salehuddin F.
Hamidon A.H.
Aziz M.N.I.A.
Ahmad I.
spellingShingle Kaharudin K.E.
Salehuddin F.
Hamidon A.H.
Aziz M.N.I.A.
Ahmad I.
Taguchi modeling of process parameters in vdg-mosfet device for higher ION/IOFF ratio
author_sort Kaharudin K.E.
title Taguchi modeling of process parameters in vdg-mosfet device for higher ION/IOFF ratio
title_short Taguchi modeling of process parameters in vdg-mosfet device for higher ION/IOFF ratio
title_full Taguchi modeling of process parameters in vdg-mosfet device for higher ION/IOFF ratio
title_fullStr Taguchi modeling of process parameters in vdg-mosfet device for higher ION/IOFF ratio
title_full_unstemmed Taguchi modeling of process parameters in vdg-mosfet device for higher ION/IOFF ratio
title_sort taguchi modeling of process parameters in vdg-mosfet device for higher ion/ioff ratio
publisher Penerbit UTM Press
publishDate 2023
_version_ 1806426708573683712
score 13.214268