Taguchi modeling of process parameters in vdg-mosfet device for higher ION/IOFF ratio
The miniaturization in the size of planar MOSFET device seems to be limited when it reaches to 22nm technology node. In this paper, the vertical double gate architecture of MOSFET device with ultrathin Si- pillar was introduced by keeping both silicon dioxide (SiO2) and polysilicon as the main mater...
Saved in:
Main Authors: | , , , , |
---|---|
Format: | |
Published: |
2017
|
Online Access: | http://dspace.uniten.edu.my:8080/jspui/handle/123456789/5200 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|