Analysis of Gate Poly Delayering in SOI Wafer

The advantages of silicon-on-insulator (SOI) technology are reduced parasitic device capacitance, improved performance as well as smaller build area. Despite the gains of SOI technology to manufacturers, new challenges arise in Physical Failure Analysis (PFA). The process of delayering polysilicon...

Full description

Saved in:
Bibliographic Details
Main Authors: Shahrol, Mohamaddan, Handie, Ahmataku, Emilda, Warren, Mahshuri, Yusof, Aidil Azli, Alias, Nor Hasmaliana, Abdul Manas, Kuryati, Kipli
Format: Article
Language:English
Published: Universiti Teknikal Malaysia Melaka 2018
Subjects:
Online Access:http://ir.unimas.my/id/eprint/25420/1/Analysis%20of%20Gate%20Poly%20Delayering%20in%20SOI%20Wafer%20%28abstract%29.pdf
http://ir.unimas.my/id/eprint/25420/
http://journal.utem.edu.my/index.php/jtec/index
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.unimas.ir.25420
record_format eprints
spelling my.unimas.ir.254202020-09-14T03:53:26Z http://ir.unimas.my/id/eprint/25420/ Analysis of Gate Poly Delayering in SOI Wafer Shahrol, Mohamaddan Handie, Ahmataku Emilda, Warren Mahshuri, Yusof Aidil Azli, Alias Nor Hasmaliana, Abdul Manas Kuryati, Kipli TJ Mechanical engineering and machinery The advantages of silicon-on-insulator (SOI) technology are reduced parasitic device capacitance, improved performance as well as smaller build area. Despite the gains of SOI technology to manufacturers, new challenges arise in Physical Failure Analysis (PFA). The process of delayering polysilicon or active layer becomes impossible without harming the top silicon. This study discussed the challenges of the current fastest, reliable and reproducible method to delayer polysilicon and divulge active layer. Current delayering method using 49% Hydrofluoric (HF) concentration and SC1 solution is proven to be a faster way to reveal polysilicon layer for Bulk Commentary Metal-Oxide Semiconductor (Bulk CMOS). Thus, this method was tested on SOI Wafer to analyze the effect. The experiment was conducted by selecting small, thin and dense gate polysilicon such as in Static Random Access Memory (SRAM) cells. The result shows that high concentration of HF is not suitable for SOI since HF will etch Interlayer Dielectric (ILD) all the way down to Buried Oxide (BOX) and leave top silicon unattached. As a result, top silicon structure was peeled off or damaged. The result was not promising since the top silicon is crucial part as it holds information to discover physical cause of failure. Universiti Teknikal Malaysia Melaka 2018 Article PeerReviewed text en http://ir.unimas.my/id/eprint/25420/1/Analysis%20of%20Gate%20Poly%20Delayering%20in%20SOI%20Wafer%20%28abstract%29.pdf Shahrol, Mohamaddan and Handie, Ahmataku and Emilda, Warren and Mahshuri, Yusof and Aidil Azli, Alias and Nor Hasmaliana, Abdul Manas and Kuryati, Kipli (2018) Analysis of Gate Poly Delayering in SOI Wafer. Journal of Telecommunication, Electronic and Computer Engineering, 10 (1-12). pp. 85-87. ISSN 2180-1843 http://journal.utem.edu.my/index.php/jtec/index
institution Universiti Malaysia Sarawak
building Centre for Academic Information Services (CAIS)
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Malaysia Sarawak
content_source UNIMAS Institutional Repository
url_provider http://ir.unimas.my/
language English
topic TJ Mechanical engineering and machinery
spellingShingle TJ Mechanical engineering and machinery
Shahrol, Mohamaddan
Handie, Ahmataku
Emilda, Warren
Mahshuri, Yusof
Aidil Azli, Alias
Nor Hasmaliana, Abdul Manas
Kuryati, Kipli
Analysis of Gate Poly Delayering in SOI Wafer
description The advantages of silicon-on-insulator (SOI) technology are reduced parasitic device capacitance, improved performance as well as smaller build area. Despite the gains of SOI technology to manufacturers, new challenges arise in Physical Failure Analysis (PFA). The process of delayering polysilicon or active layer becomes impossible without harming the top silicon. This study discussed the challenges of the current fastest, reliable and reproducible method to delayer polysilicon and divulge active layer. Current delayering method using 49% Hydrofluoric (HF) concentration and SC1 solution is proven to be a faster way to reveal polysilicon layer for Bulk Commentary Metal-Oxide Semiconductor (Bulk CMOS). Thus, this method was tested on SOI Wafer to analyze the effect. The experiment was conducted by selecting small, thin and dense gate polysilicon such as in Static Random Access Memory (SRAM) cells. The result shows that high concentration of HF is not suitable for SOI since HF will etch Interlayer Dielectric (ILD) all the way down to Buried Oxide (BOX) and leave top silicon unattached. As a result, top silicon structure was peeled off or damaged. The result was not promising since the top silicon is crucial part as it holds information to discover physical cause of failure.
format Article
author Shahrol, Mohamaddan
Handie, Ahmataku
Emilda, Warren
Mahshuri, Yusof
Aidil Azli, Alias
Nor Hasmaliana, Abdul Manas
Kuryati, Kipli
author_facet Shahrol, Mohamaddan
Handie, Ahmataku
Emilda, Warren
Mahshuri, Yusof
Aidil Azli, Alias
Nor Hasmaliana, Abdul Manas
Kuryati, Kipli
author_sort Shahrol, Mohamaddan
title Analysis of Gate Poly Delayering in SOI Wafer
title_short Analysis of Gate Poly Delayering in SOI Wafer
title_full Analysis of Gate Poly Delayering in SOI Wafer
title_fullStr Analysis of Gate Poly Delayering in SOI Wafer
title_full_unstemmed Analysis of Gate Poly Delayering in SOI Wafer
title_sort analysis of gate poly delayering in soi wafer
publisher Universiti Teknikal Malaysia Melaka
publishDate 2018
url http://ir.unimas.my/id/eprint/25420/1/Analysis%20of%20Gate%20Poly%20Delayering%20in%20SOI%20Wafer%20%28abstract%29.pdf
http://ir.unimas.my/id/eprint/25420/
http://journal.utem.edu.my/index.php/jtec/index
_version_ 1678596407624204288
score 13.160551