High speed 8-bits x 8-bits Wallace Tree multiplier
This final year project (FYP) is to analyze the design of Wallace Tree multiplier. For simplicity, unsigned operands are chosen and main focus on the short word widths commonly used in most applications: an 8-bit multiplier. Before this era, multiplier that used low power supply or multiplier that h...
Saved in:
Main Author: | Tajul Hamimi Harun |
---|---|
Other Authors: | Norina Idris (Advisor) |
Format: | Learning Object |
Language: | English |
Published: |
Universiti Malaysia Perlis
2008
|
Subjects: | |
Online Access: | http://dspace.unimap.edu.my/xmlui/handle/123456789/1937 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
8-bits X 8-bits modified Booth 1’s complement multiplier
by: Norafiza Salehan
Published: (2008) -
Improved booth encoding for reduced area multiplier
by: Hussin, R., et al.
Published: (2009) -
Design and realization of a high Speed Multiplier Accumulator (MAC) unit for low power applications
by: Mohd Nazri Md Rejab
Published: (2008) -
Design of High-Speed Multiplier with Optimised Builtinself-Test
by: Wan Hasan, Wan Zuha
Published: (2000) -
An efficient modified booth multiplier architecture
by: Razaidi, Hussin, et al.
Published: (2012)