High level synthesis for parallel scan / Rihana Yusuf, Norsabrina Sihab and Zurita Zulkifli

As digital systems become more complex, they become much harder and expensive to test. One solution to this problem is to add logic to the Integrated Circuit (IC) so that it can be testable. This concept is an important aspect to be considered in early stage of IC design process. This is different f...

Full description

Saved in:
Bibliographic Details
Main Authors: Yusuf, Rihana, Sihab, Norsabrina, Zulkifli, Zurita
Format: Research Reports
Language:English
Published: 2009
Subjects:
Online Access:http://ir.uitm.edu.my/id/eprint/39980/1/39980.PDF
http://ir.uitm.edu.my/id/eprint/39980/
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.uitm.ir.39980
record_format eprints
spelling my.uitm.ir.399802021-01-11T09:36:39Z http://ir.uitm.edu.my/id/eprint/39980/ High level synthesis for parallel scan / Rihana Yusuf, Norsabrina Sihab and Zurita Zulkifli Yusuf, Rihana Sihab, Norsabrina Zulkifli, Zurita TK Electrical engineering. Electronics. Nuclear engineering Electric apparatus and materials. Electric circuits. Electric networks As digital systems become more complex, they become much harder and expensive to test. One solution to this problem is to add logic to the Integrated Circuit (IC) so that it can be testable. This concept is an important aspect to be considered in early stage of IC design process. This is different from traditional test philosophy, where the testing is carried out after the 1C design has been completed. In this paper, the scan- based architecture which is widely used in modern design for testing purpose will be employed in testing the IC circuit. However, the applicability of scan testing is being severely challenged recently by four problems which are area overhead, test application time, power consumption, and test-related yield loss. This project addresses the issue of reducing test application time using a parallel scan method in which the test vector has parallel loading and unloading sequence mechanism that can shorten the test application time. A 2-bit Full Adder circuit is utilized as a Circuit Under Test (CUT) while the VHSIC Hardware Description Language (VHDL) is used as a tool to design the whole system and will be run on MAX+plus II platform. 2009-01 Research Reports NonPeerReviewed text en http://ir.uitm.edu.my/id/eprint/39980/1/39980.PDF Yusuf, Rihana and Sihab, Norsabrina and Zulkifli, Zurita (2009) High level synthesis for parallel scan / Rihana Yusuf, Norsabrina Sihab and Zurita Zulkifli. [Research Reports] (Unpublished)
institution Universiti Teknologi Mara
building Tun Abdul Razak Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Mara
content_source UiTM Institutional Repository
url_provider http://ir.uitm.edu.my/
language English
topic TK Electrical engineering. Electronics. Nuclear engineering
Electric apparatus and materials. Electric circuits. Electric networks
spellingShingle TK Electrical engineering. Electronics. Nuclear engineering
Electric apparatus and materials. Electric circuits. Electric networks
Yusuf, Rihana
Sihab, Norsabrina
Zulkifli, Zurita
High level synthesis for parallel scan / Rihana Yusuf, Norsabrina Sihab and Zurita Zulkifli
description As digital systems become more complex, they become much harder and expensive to test. One solution to this problem is to add logic to the Integrated Circuit (IC) so that it can be testable. This concept is an important aspect to be considered in early stage of IC design process. This is different from traditional test philosophy, where the testing is carried out after the 1C design has been completed. In this paper, the scan- based architecture which is widely used in modern design for testing purpose will be employed in testing the IC circuit. However, the applicability of scan testing is being severely challenged recently by four problems which are area overhead, test application time, power consumption, and test-related yield loss. This project addresses the issue of reducing test application time using a parallel scan method in which the test vector has parallel loading and unloading sequence mechanism that can shorten the test application time. A 2-bit Full Adder circuit is utilized as a Circuit Under Test (CUT) while the VHSIC Hardware Description Language (VHDL) is used as a tool to design the whole system and will be run on MAX+plus II platform.
format Research Reports
author Yusuf, Rihana
Sihab, Norsabrina
Zulkifli, Zurita
author_facet Yusuf, Rihana
Sihab, Norsabrina
Zulkifli, Zurita
author_sort Yusuf, Rihana
title High level synthesis for parallel scan / Rihana Yusuf, Norsabrina Sihab and Zurita Zulkifli
title_short High level synthesis for parallel scan / Rihana Yusuf, Norsabrina Sihab and Zurita Zulkifli
title_full High level synthesis for parallel scan / Rihana Yusuf, Norsabrina Sihab and Zurita Zulkifli
title_fullStr High level synthesis for parallel scan / Rihana Yusuf, Norsabrina Sihab and Zurita Zulkifli
title_full_unstemmed High level synthesis for parallel scan / Rihana Yusuf, Norsabrina Sihab and Zurita Zulkifli
title_sort high level synthesis for parallel scan / rihana yusuf, norsabrina sihab and zurita zulkifli
publishDate 2009
url http://ir.uitm.edu.my/id/eprint/39980/1/39980.PDF
http://ir.uitm.edu.my/id/eprint/39980/
_version_ 1690374235004862464
score 13.210089