Clock domain crossing design for 5-Stage Pipeline RISC32
This project is about the clock domain crossing (CDC) circuit design and implementation in RISC32 for academic purposes. Due to the I/O system usually requires a lower frequency to operate as compared to the CPU clock, the CDC circuit being implemented in RISC32 can allow its I/O system to work in d...
Saved in:
Main Author: | Leong, Kar Yong |
---|---|
Format: | Final Year Project / Dissertation / Thesis |
Published: |
2022
|
Subjects: | |
Online Access: | http://eprints.utar.edu.my/4627/1/fyp_CT__2022_LKY.pdf http://eprints.utar.edu.my/4627/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
The development of an RTOS for the 5-Stage pipeline RISC32 microprocessor
by: Er, Pei Qing
Published: (2022) -
Design of a 7-Stage pipeline RISC processor
(MEM STAGE)
by: Choo, Jia Zheng
Published: (2022) -
RISC32-E cryptography performance evaluation
by: Teo, Sei Hau
Published: (2022) -
Design of a direct memory access module for 32-BIT RISC32 processor
by: Tan, E-Chian
Published: (2022) -
Developing extended ISA on RISC based processor
by: Lee, Ang
Published: (2023)