Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator

The existing binary logic (two-level) and MOSFET (metal oxide semiconductor field effect transistor) have limitations in terms of storage density, chip area and interconnect limitations. To overcome these limitations, the concept of multiple valued logic (MVL) circuits is introduced. The ternary log...

Full description

Saved in:
Bibliographic Details
Main Authors: Zahoor, F., Hussin, F.A., Khanday, F.A., Ahmad, M.R., Nawi, I.M., Gupta, S.
Format: Conference or Workshop Item
Published: Institute of Electrical and Electronics Engineers Inc. 2021
Online Access:https://www.scopus.com/inward/record.uri?eid=2-s2.0-85124156079&doi=10.1109%2fICIAS49414.2021.9642541&partnerID=40&md5=7d0c3d53a4e56b49f002a8b78aae6871
http://eprints.utp.edu.my/29192/
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.utp.eprints.29192
record_format eprints
spelling my.utp.eprints.291922022-03-25T01:11:33Z Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator Zahoor, F. Hussin, F.A. Khanday, F.A. Ahmad, M.R. Nawi, I.M. Gupta, S. The existing binary logic (two-level) and MOSFET (metal oxide semiconductor field effect transistor) have limitations in terms of storage density, chip area and interconnect limitations. To overcome these limitations, the concept of multiple valued logic (MVL) circuits is introduced. The ternary logic is one of the most effective implementation for design of multivalued logic circuits due to its reduced interconnect complexity and chip area. The design methodology for the implementation of 2-bit ternary comparator utilizing carbon nanotube field effect transistor (CNTFET) and resistive random access memory (RRAM)is presented in this manuscript. CNTFETs are preferred for design of ternary logic circuits due to its desirable property of adjusting the desired threshold voltage which is dependent on the the carbon nanotube (CNT) diameter. Additionally, another technology suitable for ternary design implementation is RRAM due to its ability to store multiple resistance states within a single cell. The ternary comparator has been designed using CNTFETRRAM ternary logic gates and utilizing negation of literals technique. The comparator design utilizes both binary and ternary gates for effective implementation. This paper presents the simulation results of the ternary comparator using HSPICE software. © 2021 IEEE. Institute of Electrical and Electronics Engineers Inc. 2021 Conference or Workshop Item NonPeerReviewed https://www.scopus.com/inward/record.uri?eid=2-s2.0-85124156079&doi=10.1109%2fICIAS49414.2021.9642541&partnerID=40&md5=7d0c3d53a4e56b49f002a8b78aae6871 Zahoor, F. and Hussin, F.A. and Khanday, F.A. and Ahmad, M.R. and Nawi, I.M. and Gupta, S. (2021) Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator. In: UNSPECIFIED. http://eprints.utp.edu.my/29192/
institution Universiti Teknologi Petronas
building UTP Resource Centre
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Petronas
content_source UTP Institutional Repository
url_provider http://eprints.utp.edu.my/
description The existing binary logic (two-level) and MOSFET (metal oxide semiconductor field effect transistor) have limitations in terms of storage density, chip area and interconnect limitations. To overcome these limitations, the concept of multiple valued logic (MVL) circuits is introduced. The ternary logic is one of the most effective implementation for design of multivalued logic circuits due to its reduced interconnect complexity and chip area. The design methodology for the implementation of 2-bit ternary comparator utilizing carbon nanotube field effect transistor (CNTFET) and resistive random access memory (RRAM)is presented in this manuscript. CNTFETs are preferred for design of ternary logic circuits due to its desirable property of adjusting the desired threshold voltage which is dependent on the the carbon nanotube (CNT) diameter. Additionally, another technology suitable for ternary design implementation is RRAM due to its ability to store multiple resistance states within a single cell. The ternary comparator has been designed using CNTFETRRAM ternary logic gates and utilizing negation of literals technique. The comparator design utilizes both binary and ternary gates for effective implementation. This paper presents the simulation results of the ternary comparator using HSPICE software. © 2021 IEEE.
format Conference or Workshop Item
author Zahoor, F.
Hussin, F.A.
Khanday, F.A.
Ahmad, M.R.
Nawi, I.M.
Gupta, S.
spellingShingle Zahoor, F.
Hussin, F.A.
Khanday, F.A.
Ahmad, M.R.
Nawi, I.M.
Gupta, S.
Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator
author_facet Zahoor, F.
Hussin, F.A.
Khanday, F.A.
Ahmad, M.R.
Nawi, I.M.
Gupta, S.
author_sort Zahoor, F.
title Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator
title_short Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator
title_full Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator
title_fullStr Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator
title_full_unstemmed Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator
title_sort carbon nanotube field effect transistor and resistive random access memory based 2-bit ternary comparator
publisher Institute of Electrical and Electronics Engineers Inc.
publishDate 2021
url https://www.scopus.com/inward/record.uri?eid=2-s2.0-85124156079&doi=10.1109%2fICIAS49414.2021.9642541&partnerID=40&md5=7d0c3d53a4e56b49f002a8b78aae6871
http://eprints.utp.edu.my/29192/
_version_ 1738656931068772352
score 13.160551