Design of low power high speed digital vedic multiplier using 13T hybrid full adder
The increment of demand for battery operated portable devices has laid emphasis on the development of low power multiplier and high performance systems. Multiplier is omnipresent in most common circuits; and adders act as the main block for the multiplier to operate. Performance of full adder had di...
Saved in:
Main Author: | Lee, Shing Jie |
---|---|
Format: | Thesis |
Language: | English English English |
Published: |
2018
|
Subjects: | |
Online Access: | http://eprints.uthm.edu.my/428/1/24p%20LEE%20SHING%20JEE.pdf http://eprints.uthm.edu.my/428/2/LEE%20SHING%20JIE%20COPYRIGHT%20DECLARATION.pdf http://eprints.uthm.edu.my/428/3/LEE%20SHING%20JIE%20WATERMARK.pdf http://eprints.uthm.edu.my/428/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method
by: Lee, Shing Jie, et al.
Published: (2018) -
A 2x2 bit multiplier using hybrid 13t full adder with vedic mathematics method
by: Lee, Shing Jie, et al.
Published: (2018) -
Low-power and high-performance 1-bit set Full-adder
by: Paulthurai, Anbarasu, et al.
Published: (2016) -
High speed adder
by: Dagrious, Jihob.
Published: (2009) -
Two Low Power and High Efficient Full Adder Cells Based on CNTFET Technology
by: Masoud, Farahani, et al.
Published: (2018)