A process variation aware system-level framework to model on-chip communication system in support of fault tolerant analysis

On-chip interconnect communication system consists of the drivers, interconnect wires and receivers. Several on-chip communication system models have been developed for the purpose of on-chip fault-tolerant communication research. While most of these models improved the channel modeling, the effects...

Full description

Saved in:
Bibliographic Details
Main Authors: Forooshani, Arash Abtahi, Rokhani, Fakhrul Zaman, Samsudin, Khairulmizam, Abd Aziz, Samsuzana
Format: Conference or Workshop Item
Language:English
Published: IEEE 2009
Online Access:http://psasir.upm.edu.my/id/eprint/68595/1/A%20process%20variation%20aware%20system-level%20framework%20to%20model%20on-chip%20communication%20system%20in%20support%20of%20fault%20tolerant%20analysis.pdf
http://psasir.upm.edu.my/id/eprint/68595/
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.upm.eprints.68595
record_format eprints
spelling my.upm.eprints.685952019-06-10T02:43:38Z http://psasir.upm.edu.my/id/eprint/68595/ A process variation aware system-level framework to model on-chip communication system in support of fault tolerant analysis Forooshani, Arash Abtahi Rokhani, Fakhrul Zaman Samsudin, Khairulmizam Abd Aziz, Samsuzana On-chip interconnect communication system consists of the drivers, interconnect wires and receivers. Several on-chip communication system models have been developed for the purpose of on-chip fault-tolerant communication research. While most of these models improved the channel modeling, the effects of the drivers and receivers to the whole communication system were largely ignored. In this paper, we introduce a comprehensive, system-level framework, to capture and integrate the characteristics of the channel as well as the drivers and receivers. The proposed framework offers a methodology to model the on-chip interconnect communication system and can provide a flexible and updateable platform to evaluate fault-tolerant communication approaches. Furthermore, the current deterministic paradigm which end is worst case analysis pessimism is avoided by shifting towards statistical design flow to reduce uncertainties caused by process variation. IEEE 2009 Conference or Workshop Item PeerReviewed text en http://psasir.upm.edu.my/id/eprint/68595/1/A%20process%20variation%20aware%20system-level%20framework%20to%20model%20on-chip%20communication%20system%20in%20support%20of%20fault%20tolerant%20analysis.pdf Forooshani, Arash Abtahi and Rokhani, Fakhrul Zaman and Samsudin, Khairulmizam and Abd Aziz, Samsuzana (2009) A process variation aware system-level framework to model on-chip communication system in support of fault tolerant analysis. In: 2009 IEEE Student Conference on Research and Development (SCOReD 2009), 16-18 Nov. 2009, UPM, Serdang, Selangor. (pp. 97-100). 10.1109/SCORED.2009.5443278
institution Universiti Putra Malaysia
building UPM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Putra Malaysia
content_source UPM Institutional Repository
url_provider http://psasir.upm.edu.my/
language English
description On-chip interconnect communication system consists of the drivers, interconnect wires and receivers. Several on-chip communication system models have been developed for the purpose of on-chip fault-tolerant communication research. While most of these models improved the channel modeling, the effects of the drivers and receivers to the whole communication system were largely ignored. In this paper, we introduce a comprehensive, system-level framework, to capture and integrate the characteristics of the channel as well as the drivers and receivers. The proposed framework offers a methodology to model the on-chip interconnect communication system and can provide a flexible and updateable platform to evaluate fault-tolerant communication approaches. Furthermore, the current deterministic paradigm which end is worst case analysis pessimism is avoided by shifting towards statistical design flow to reduce uncertainties caused by process variation.
format Conference or Workshop Item
author Forooshani, Arash Abtahi
Rokhani, Fakhrul Zaman
Samsudin, Khairulmizam
Abd Aziz, Samsuzana
spellingShingle Forooshani, Arash Abtahi
Rokhani, Fakhrul Zaman
Samsudin, Khairulmizam
Abd Aziz, Samsuzana
A process variation aware system-level framework to model on-chip communication system in support of fault tolerant analysis
author_facet Forooshani, Arash Abtahi
Rokhani, Fakhrul Zaman
Samsudin, Khairulmizam
Abd Aziz, Samsuzana
author_sort Forooshani, Arash Abtahi
title A process variation aware system-level framework to model on-chip communication system in support of fault tolerant analysis
title_short A process variation aware system-level framework to model on-chip communication system in support of fault tolerant analysis
title_full A process variation aware system-level framework to model on-chip communication system in support of fault tolerant analysis
title_fullStr A process variation aware system-level framework to model on-chip communication system in support of fault tolerant analysis
title_full_unstemmed A process variation aware system-level framework to model on-chip communication system in support of fault tolerant analysis
title_sort process variation aware system-level framework to model on-chip communication system in support of fault tolerant analysis
publisher IEEE
publishDate 2009
url http://psasir.upm.edu.my/id/eprint/68595/1/A%20process%20variation%20aware%20system-level%20framework%20to%20model%20on-chip%20communication%20system%20in%20support%20of%20fault%20tolerant%20analysis.pdf
http://psasir.upm.edu.my/id/eprint/68595/
_version_ 1643839247979905024
score 13.160551