Chess digital clock

The purpose of my project is to design and implement of the Chess Digital Clock. The project employs ISE software (ISE Design Suite 10.1) and implementation on Field-Programmable Gate Arrays (FPGAs) Xilinx board. It is a new technique for testing the interconnects of an arbitrary design mapped into...

Full description

Saved in:
Bibliographic Details
Main Author: Rosmira, Roslan
Format: Undergraduates Project Papers
Language:English
Published: 2008
Subjects:
Online Access:http://umpir.ump.edu.my/id/eprint/499/1/02.Chess%20digital%20clock.pdf
http://umpir.ump.edu.my/id/eprint/499/
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.ump.umpir.499
record_format eprints
spelling my.ump.umpir.4992023-07-18T02:11:19Z http://umpir.ump.edu.my/id/eprint/499/ Chess digital clock Rosmira, Roslan TK Electrical engineering. Electronics Nuclear engineering The purpose of my project is to design and implement of the Chess Digital Clock. The project employs ISE software (ISE Design Suite 10.1) and implementation on Field-Programmable Gate Arrays (FPGAs) Xilinx board. It is a new technique for testing the interconnects of an arbitrary design mapped into an FPGA. Field-Programmable Gate Arrays (FPGAs) have become one of the key digital circuit implementation media over the last decade. A crucial part of their creation lies in their architecture, which governs the nature of their programmable logic functionality and their programmable interconnect. The experimental result on various benchmarks using the ISE software is on its simulation. The software is designed using VHDL code. Digital circuit modeling with hardware description languages (HDLs) is the key to modern design of integrated circuits (ICs). The state-of-the-art technique of designing complex digital systems and integrated circuits is to apply an HDL-based CAD approach, in which a high-level, text-based, abstract description of the circuit is created, then synthesized to a hardware implementation in a selected technology, and finally verified for its functionality and timing. 2008-11 Undergraduates Project Papers NonPeerReviewed pdf en http://umpir.ump.edu.my/id/eprint/499/1/02.Chess%20digital%20clock.pdf Rosmira, Roslan (2008) Chess digital clock. Fakulti Kejuruteraan Elektrik & Elektronik, Universiti Malaysia Pahang.
institution Universiti Malaysia Pahang
building UMP Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Malaysia Pahang
content_source UMP Institutional Repository
url_provider http://umpir.ump.edu.my/
language English
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Rosmira, Roslan
Chess digital clock
description The purpose of my project is to design and implement of the Chess Digital Clock. The project employs ISE software (ISE Design Suite 10.1) and implementation on Field-Programmable Gate Arrays (FPGAs) Xilinx board. It is a new technique for testing the interconnects of an arbitrary design mapped into an FPGA. Field-Programmable Gate Arrays (FPGAs) have become one of the key digital circuit implementation media over the last decade. A crucial part of their creation lies in their architecture, which governs the nature of their programmable logic functionality and their programmable interconnect. The experimental result on various benchmarks using the ISE software is on its simulation. The software is designed using VHDL code. Digital circuit modeling with hardware description languages (HDLs) is the key to modern design of integrated circuits (ICs). The state-of-the-art technique of designing complex digital systems and integrated circuits is to apply an HDL-based CAD approach, in which a high-level, text-based, abstract description of the circuit is created, then synthesized to a hardware implementation in a selected technology, and finally verified for its functionality and timing.
format Undergraduates Project Papers
author Rosmira, Roslan
author_facet Rosmira, Roslan
author_sort Rosmira, Roslan
title Chess digital clock
title_short Chess digital clock
title_full Chess digital clock
title_fullStr Chess digital clock
title_full_unstemmed Chess digital clock
title_sort chess digital clock
publishDate 2008
url http://umpir.ump.edu.my/id/eprint/499/1/02.Chess%20digital%20clock.pdf
http://umpir.ump.edu.my/id/eprint/499/
_version_ 1772811317731655680
score 13.211869