Intelligence Sejadah using VHDL and FPGA / Wan Mohd Nazmin Bin Wan Mahmud

This project is to develop a hardware that includes of designing, synthesizing and evaluation skills based on Field-Programmable Gate Array (FPGA) by using Project Navigator Xilinx ISE’s Software as a workspace for VHDL and ModelSim Simulation Software as a platform to simulate and analysis the desi...

Full description

Saved in:
Bibliographic Details
Main Author: Wan Mahmud, Wan Mohd Nazmin
Format: Student Project
Language:English
Published: 2008
Subjects:
Online Access:https://ir.uitm.edu.my/id/eprint/53896/1/53896.PDF
https://ir.uitm.edu.my/id/eprint/53896/
Tags: Add Tag
No Tags, Be the first to tag this record!
id my.uitm.ir.53896
record_format eprints
spelling my.uitm.ir.538962021-12-02T02:13:06Z https://ir.uitm.edu.my/id/eprint/53896/ Intelligence Sejadah using VHDL and FPGA / Wan Mohd Nazmin Bin Wan Mahmud Wan Mahmud, Wan Mohd Nazmin TK Electrical engineering. Electronics. Nuclear engineering Electronics Detectors. Sensors. Sensor networks Microelectromechanical systems Applications of electronics Information display systems This project is to develop a hardware that includes of designing, synthesizing and evaluation skills based on Field-Programmable Gate Array (FPGA) by using Project Navigator Xilinx ISE’s Software as a workspace for VHDL and ModelSim Simulation Software as a platform to simulate and analysis the design environment with Timing Diagram. Spartan-3 Kit Board will be used as hardware interface and directly connected to the Model of Intelligence Sejadah by using I/O ports. The design rule is based on counter controller described in ASM Chart and then is translated into VHDL descriptions. This project aims to design an Intelligence Sejadah that can count the number of rakaat was and will perform by the user during Solat. The Intelligence Sejadah helps to keep the worshipper alert with rakaat and comfortable during the prostrations of prayer. Intelligence Sejadah will count the rakaat based on Touch-Switch Circuit and displaying the number of rakaat on Seven-Segment LED Display as indicator for user controlled by FPGA user I/O pins. 2008-11 Student Project NonPeerReviewed text en https://ir.uitm.edu.my/id/eprint/53896/1/53896.PDF ID53896 Wan Mahmud, Wan Mohd Nazmin (2008) Intelligence Sejadah using VHDL and FPGA / Wan Mohd Nazmin Bin Wan Mahmud. [Student Project] (Unpublished)
institution Universiti Teknologi Mara
building Tun Abdul Razak Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Mara
content_source UiTM Institutional Repository
url_provider http://ir.uitm.edu.my/
language English
topic TK Electrical engineering. Electronics. Nuclear engineering
Electronics
Detectors. Sensors. Sensor networks
Microelectromechanical systems
Applications of electronics
Information display systems
spellingShingle TK Electrical engineering. Electronics. Nuclear engineering
Electronics
Detectors. Sensors. Sensor networks
Microelectromechanical systems
Applications of electronics
Information display systems
Wan Mahmud, Wan Mohd Nazmin
Intelligence Sejadah using VHDL and FPGA / Wan Mohd Nazmin Bin Wan Mahmud
description This project is to develop a hardware that includes of designing, synthesizing and evaluation skills based on Field-Programmable Gate Array (FPGA) by using Project Navigator Xilinx ISE’s Software as a workspace for VHDL and ModelSim Simulation Software as a platform to simulate and analysis the design environment with Timing Diagram. Spartan-3 Kit Board will be used as hardware interface and directly connected to the Model of Intelligence Sejadah by using I/O ports. The design rule is based on counter controller described in ASM Chart and then is translated into VHDL descriptions. This project aims to design an Intelligence Sejadah that can count the number of rakaat was and will perform by the user during Solat. The Intelligence Sejadah helps to keep the worshipper alert with rakaat and comfortable during the prostrations of prayer. Intelligence Sejadah will count the rakaat based on Touch-Switch Circuit and displaying the number of rakaat on Seven-Segment LED Display as indicator for user controlled by FPGA user I/O pins.
format Student Project
author Wan Mahmud, Wan Mohd Nazmin
author_facet Wan Mahmud, Wan Mohd Nazmin
author_sort Wan Mahmud, Wan Mohd Nazmin
title Intelligence Sejadah using VHDL and FPGA / Wan Mohd Nazmin Bin Wan Mahmud
title_short Intelligence Sejadah using VHDL and FPGA / Wan Mohd Nazmin Bin Wan Mahmud
title_full Intelligence Sejadah using VHDL and FPGA / Wan Mohd Nazmin Bin Wan Mahmud
title_fullStr Intelligence Sejadah using VHDL and FPGA / Wan Mohd Nazmin Bin Wan Mahmud
title_full_unstemmed Intelligence Sejadah using VHDL and FPGA / Wan Mohd Nazmin Bin Wan Mahmud
title_sort intelligence sejadah using vhdl and fpga / wan mohd nazmin bin wan mahmud
publishDate 2008
url https://ir.uitm.edu.my/id/eprint/53896/1/53896.PDF
https://ir.uitm.edu.my/id/eprint/53896/
_version_ 1718929598965612544
score 13.160551