Design of a multiple valued logic analog to digital converter using 0.13μm CMOS process
The interconnect and increasing chip density is still poses major threats to the continued development of large scale binary integrated systems and implementation in VLSI using traditional binary logic system. The design and simulation of a Multiple Valued Logic (MVL) Analog-to-Digital Converter (...
Saved in:
Main Authors: | , , |
---|---|
Format: | Article |
Language: | English |
Published: |
Academic Information Press
2012
|
Subjects: | |
Online Access: | http://irep.iium.edu.my/24248/1/Journal_SSDR.pdf http://irep.iium.edu.my/24248/ http://www.ssdr.sciencerecord.com/auto/index.php/archive/part/4/3/1/?currentVol=4¤tissue=3 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|