Circuit Under Pad Programmable and Slew Rate Controlled Output Buffer Design

The use of resistive, capacitive or inductive external loads will make the integrated circuits more susceptible to the output ringing problem if more than one output is switching simultaneously. In order to reduce this signal swing problem, limitation of the maximum rate of change of output voltage,...

Full description

Saved in:
Bibliographic Details
Main Author: Chai, Wei Qian
Format: Final Year Project / Dissertation / Thesis
Published: 2016
Subjects:
Online Access:http://eprints.utar.edu.my/2036/1/BEE%2D2016%2D1105355%2D1.pdf.pdf
http://eprints.utar.edu.my/2036/
Tags: Add Tag
No Tags, Be the first to tag this record!
id my-utar-eprints.2036
record_format eprints
spelling my-utar-eprints.20362019-08-15T05:26:44Z Circuit Under Pad Programmable and Slew Rate Controlled Output Buffer Design Chai, Wei Qian T Technology (General) The use of resistive, capacitive or inductive external loads will make the integrated circuits more susceptible to the output ringing problem if more than one output is switching simultaneously. In order to reduce this signal swing problem, limitation of the maximum rate of change of output voltage, which is also known as output slew rate, is preferred. Therefore, the purpose of this study is to design the output buffer as an interface between the integrated circuit and external loads for controlling the slew rate with slow, mid-range and fast slew rate design. The output buffer with slew rate controlled must act fast enough to meet the speed requirement of the system while minimizing the noise problems. Besides, the output loading condition may vary for different types of applications. This introduces different drive strengths used to drive different capacitive loads. In view of this, the project is also focusing on the design of output buffer such that it is featured with programmable drive strength to enable the users to select the desired operating mode that best suits their applications. The drive strength capability is designed for 2-mA, 4-mA, 6-mAand 8-mA. The designs are featured with circuit under pad structure and using SilTerra C18G process with 0.18µm low power process technology. The performances of C.U.P. programmable and slew rate controlled output buffers are evaluated. 2016-04-29 Final Year Project / Dissertation / Thesis NonPeerReviewed application/pdf http://eprints.utar.edu.my/2036/1/BEE%2D2016%2D1105355%2D1.pdf.pdf Chai, Wei Qian (2016) Circuit Under Pad Programmable and Slew Rate Controlled Output Buffer Design. Final Year Project, UTAR. http://eprints.utar.edu.my/2036/
institution Universiti Tunku Abdul Rahman
building UTAR Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Tunku Abdul Rahman
content_source UTAR Institutional Repository
url_provider http://eprints.utar.edu.my
topic T Technology (General)
spellingShingle T Technology (General)
Chai, Wei Qian
Circuit Under Pad Programmable and Slew Rate Controlled Output Buffer Design
description The use of resistive, capacitive or inductive external loads will make the integrated circuits more susceptible to the output ringing problem if more than one output is switching simultaneously. In order to reduce this signal swing problem, limitation of the maximum rate of change of output voltage, which is also known as output slew rate, is preferred. Therefore, the purpose of this study is to design the output buffer as an interface between the integrated circuit and external loads for controlling the slew rate with slow, mid-range and fast slew rate design. The output buffer with slew rate controlled must act fast enough to meet the speed requirement of the system while minimizing the noise problems. Besides, the output loading condition may vary for different types of applications. This introduces different drive strengths used to drive different capacitive loads. In view of this, the project is also focusing on the design of output buffer such that it is featured with programmable drive strength to enable the users to select the desired operating mode that best suits their applications. The drive strength capability is designed for 2-mA, 4-mA, 6-mAand 8-mA. The designs are featured with circuit under pad structure and using SilTerra C18G process with 0.18µm low power process technology. The performances of C.U.P. programmable and slew rate controlled output buffers are evaluated.
format Final Year Project / Dissertation / Thesis
author Chai, Wei Qian
author_facet Chai, Wei Qian
author_sort Chai, Wei Qian
title Circuit Under Pad Programmable and Slew Rate Controlled Output Buffer Design
title_short Circuit Under Pad Programmable and Slew Rate Controlled Output Buffer Design
title_full Circuit Under Pad Programmable and Slew Rate Controlled Output Buffer Design
title_fullStr Circuit Under Pad Programmable and Slew Rate Controlled Output Buffer Design
title_full_unstemmed Circuit Under Pad Programmable and Slew Rate Controlled Output Buffer Design
title_sort circuit under pad programmable and slew rate controlled output buffer design
publishDate 2016
url http://eprints.utar.edu.my/2036/1/BEE%2D2016%2D1105355%2D1.pdf.pdf
http://eprints.utar.edu.my/2036/
_version_ 1646030827672305664
score 13.160551