Voltage balancing in DC link capacitor for seven level cascaded multilevel inverter

Multilevel inverters enables implementation of high-power-medium-voltage applications using smaller rated devices resulting to cheaper and compact design. Currently, researchers are interested in developing distributed generation (DG) with multilevel topology that produces not just active power dema...

全面介绍

Saved in:
书目详细资料
Main Authors: Jabbar, A.F., Mansor, M.
格式: Article
语言:en_US
出版: 2017
标签: 添加标签
没有标签, 成为第一个标记此记录!
实物特征
总结:Multilevel inverters enables implementation of high-power-medium-voltage applications using smaller rated devices resulting to cheaper and compact design. Currently, researchers are interested in developing distributed generation (DG) with multilevel topology that produces not just active power demands, but also incorporated with custom power capabilities for power quality improvement. However, multilevel inverters are susceptive to voltage unbalance at the DC link capacitor which affects the output voltages. For this reason, a voltage balancing method is presented for a seven level cascaded multilevel inverter using phase-shifted carrier PWM (PSCPWM). This method is base on modifying the switching state without any external circuit. © 2013 IEEE.