Search Results - (((( programmable same array ) OR ( programmable five array ))) OR ( programmable rate array ))

Search alternatives:

Refine Results
  1. 1

    Design of field programmable gate array-based proportional-integral-derivative fuzzy logic controller with tunable ganin by Obaid, Zeyad Assi

    Published 2010
    “…Many of fuzzy control applications require real-time operation; higher density programmable logic devices such as Field Programmable Gate Array (FPGA) can be used to integrate large amounts of logic in a single IC. …”
    Get full text
    Get full text
    Thesis
  2. 2
  3. 3
  4. 4

    Design and implementation of real data fast fourier transform processor on field programmable gates array by Ahmed, Mohammed Kassim

    Published 2015
    “…Therefore, and for accurate comparison, this study aims to investigate the most common algorithms of RFFT on the same device and resources used. In this work, the memorybased FFT processor, based on radix-4 FFT algorithm is implemented on Cyclone II Field Programmable Gates Array (FPGA). …”
    Get full text
    Get full text
    Thesis
  5. 5
  6. 6

    FPGA based Twofish Algorithm by Muhammad Imran, Ahmad, Mohd Nazrin, Md Isa, Abdul Halis, Abdul Aziz, Mohd Fisol, Osman

    Published 2009
    “…This paper presents the architecture of Twofish algorithm implemented with field programmable gate array (FPGA). Twofish is one of the five finalists in AES contest. …”
    Get full text
    Working Paper
  7. 7

    Design method to transmit and receive source synchronous signals using source asynchronous by Ramachandran, Nathan

    Published 2013
    “…Cyclone V which is a low cost FPGA device supports LVDS IO channels for data rates up-till 1.25 Gigabit per second (Gbps) meanwhile the transceiver channels support data rates up-till 5 Gbps. …”
    Get full text
    Get full text
    Thesis
  8. 8
  9. 9

    Partial discharge detection system for counting PD signals in high voltage underground cable by using FPGA technology by Emilliano, Chakrabarty C.K., Ramasamy A.K., Ghani A.B.A.

    Published 2023
    “…Currently, FPGA (Field Programmable Gate Array) technology is being widely used for signal processing and control owing to its fast digital processing capability. …”
    Conference paper
  10. 10

    A customized floating-point processor design for FPGA and ASIC based thermal compensation in high-precision sensing by Sajjad, M., Yusoff, M.Z., Ahmed, M.

    Published 2021
    “…The signal processing techniques in the sensors are normally implemented using Field Programmable Gate Arrays (FPGAs) or Application-Specific Integrated Circuits (ASICs). …”
    Get full text
    Get full text
    Article
  11. 11

    Optimized Encoder Architecture for Structured Low Density Parity Check Codes of Short Length by Anggraeni, Silvia, Hussin, Fawnizu Azmadi, Jeoti , Varun

    Published 2014
    “…The proposed architecture supports the limitation of input/output pins of field programmable gate array using division of information bits. …”
    Get full text
    Get full text
    Conference or Workshop Item
  12. 12
  13. 13

    Optimized encoder architecture for structured low density parity check codes of short length by Anggraeni, S., Hussin, F.A., Jeoti, V.

    Published 2014
    “…The proposed architecture supports the limitation of input/output pins of field programmable gate array using division of information bits. …”
    Get full text
    Get full text
    Conference or Workshop Item
  14. 14

    Implementing universal priority DBA algorithm in PIC based EPON testbed by Radzi N.A.M., Din N.M., Al-Mansoori M.H., Zainol Abidin H.

    Published 2023
    “…Current testbed are based on Application-Specific Integrated Circuit (ASIC) and Field-Programmable Gate Array (FPGA) which are not easily configurable. …”
    Conference Paper
  15. 15

    Prototype of a Peak to Average Power Ratio Reduction Scheme in Orthogonal Frequency Division Multiplexing Systems by Varahram, P., Ali, B.M., Mohammady, S., Reza, A.W.

    Published 2015
    “…In this paper, a new crest factor reduction (CFR) scheme based on interleaved phase sequence called Dummy Sequence Insertion Enhanced Partial Transmit Sequence (DSI-EPTS) is proposed which effectively reduces the PAPR while at the same time keeps the total complexity low. Moreover, the prototype of the proposed scheme in field programmable gate array (FPGA) is demonstrated. …”
    Get full text
    Get full text
    Article
  16. 16

    FPGA-Based Lightweight Hardware Architecture of the PHOTON Hash Function for IoT Edge Devices by Al-Shatari, M.O.A., Hussin, F.A., Aziz, A.A., Witjaksono, G., Tran, X.-T.

    Published 2020
    “…It is implemented and verified on several Xilinx and Altera Field Programmable Gate Array (FPGA) devices using their synthesis and simulation tools. …”
    Get full text
    Get full text
    Article
  17. 17

    Power Amplifiers Linearization Based On Complex Gain Memory Predistortion by Varahram, Pooria

    Published 2010
    “…This complex divider is then designed and implemented in Field Programmable Gate Array (FPGA) and combined with other parts to make the predistortion block. …”
    Get full text
    Get full text
    Thesis
  18. 18

    FPGA-enabled binarised convolutional neural networks toward real-time embedded object recognition system by Shuto, Daisuke, Abbas, Z., Sulaiman, N., Tamukoh, H.

    Published 2017
    “…In this presentation, we report the results of applying a binarised Convolutional Neural Network (CNN) and a Field Programmable Gate Array (FPGA) for image-based object recognition. …”
    Get full text
    Get full text
    Conference or Workshop Item
  19. 19

    New CFAR algorithm and circuit development for radar receiver by Kamal, Mustafa Subhi

    Published 2020
    “…The last MATLAB test for MSS-CA- vi CFAR with a spiky exponential model shown in Table 4.3 in chapter four shows clearly that MSS-CA-CFAR detects nine targets from ten that means the efficiency of detection of the proposed method is 90%. The field-programmable gate array FPGA chip that is used to implement the MSS-CA-CFAR algorithm needs only three signals from the radar receiver to match with the receiver circuit correctly which are time base clock signal period reset trigger signal and the pulse duration time.…”
    Get full text
    Get full text
    Get full text
    Get full text
    Thesis
  20. 20

    Implementation Of SVM For Cascaded H-Bridge Multilevel Inverters Utilizing FPGA by Al-Jewari, Maher Abd Ibrahim

    Published 2019
    “…This thesis reports the implementation of SVM in Cascaded H-Bridge Multilevel Inverter (CHMI) using Field Programmable Gate Arrays (FPGA) and analysis in-depth the performances of SVM computation on THD and fundamental component of output voltage. …”
    Get full text
    Get full text
    Get full text
    Get full text
    Thesis