CMOS technology for increasing efficiency of clock gating techniques using tri-state buffer
Clock gating is an effective technique of decreasing dynamic power dissipation in synchronous design. One of the methods used to realize this goal is to mask the clock which goes to the unnecessary to use in specific time. This paper will present a comparative analysis of this clock gating technique...
Saved in:
Main Authors: | Mohammed, Maan Hameed, Mohamed Khmag, Asem Ib., Rokhani, Fakhrul Zaman, Ramli, Abd Rahman |
---|---|
Format: | Article |
Language: | English |
Published: |
Institute of Research and Development, Walailak University
2017
|
Online Access: | http://psasir.upm.edu.my/id/eprint/61131/1/CMOS%20technology%20for%20increasing%20efficiency%20of%20clock%20gating%20techniques%20using%20tri-state%20buffer.pdf http://psasir.upm.edu.my/id/eprint/61131/ http://wjst.wu.ac.th |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Clock Gating Assertion Check An Approach Towards Efficient Verification Closure On Clock Gating Functionality
by: Wang, Jian Zhong
Published: (2017) -
Low power 130 nm CMOS Johnson Counter with clock gating technique
by: Amran, Nur Syuhadah, et al.
Published: (2018) -
Clock gating techniques using 0.18um CMOS technology / Muhammad Syafiq Ab Rahim
by: Ab Rahim, Muhammad Syafiq
Published: (2011) -
VLSI implementation of huffman design using FPGA with a comprehensive analysis of power restrictions
by: Mohammed, Maan Hameed, et al.
Published: (2015) -
Clock Gating Technique For Power Reduction In Digital Design
by: Khor, Peng Lim
Published: (2012)